rule to set LALE timing?

cancel
Showing results for 
Show  only  | Search instead for 
Did you mean: 

rule to set LALE timing?

944 Views
zy_mooncity
Contributor III

I'm trying to set timing parameters for a Nor Flash working on the GPCM mode on a P2020 board.The LALE timing can be set by OR[EAD] and LCRR[EADC] per P2020RM:

EAD: External address latch delay. Allow extra bus clock cycles when using external address latch (LALE).
      0 No additional bus clock cycles (LALE asserted for one bus clock cycle only)
      1 Extra bus clock cycles are added (LALE is asserted for the number of bus clock cycles specified by LCRR[EADC]).

But I did not find any rule or guide on how to set the timing for LALE. Can you give me some suggestion?

Thanks in advance.

Labels (1)
4 Replies

725 Views
ufedor
NXP Employee
NXP Employee

Please refer the P2020 QorIQ Integrated Processor Reference Manual, 12.4.1.2 External address latch enable signal (LALE).

0 Kudos

725 Views
zy_mooncity
Contributor III

Thanks for the answer. Actually, I did not find the the minimal required LALE pulse duration and the minimal required hold time, neither in the P2020RM, nor in the  Micron's Nor Flash datasheet.

0 Kudos

725 Views
ufedor
NXP Employee
NXP Employee

> I did not find the the minimal required LALE pulse duration and the minimal required hold time

> in the  Micron's Nor Flash datasheet.

Please request clarification from the Micron technical support.

725 Views
zy_mooncity
Contributor III

Thanks for your suggestion.

0 Kudos