MC34VR500 hard-coded internal configuration for LS1021A

cancel
Showing results for 
Show  only  | Search instead for 
Did you mean: 

MC34VR500 hard-coded internal configuration for LS1021A

Jump to solution
1,437 Views
deepaknaiknavar
Contributor II

Hello,

I was looking into MC34VR500V3ES PMIC for powering LS1021A.

This chip has a hardcoded configuration for DDR 4 VTT termination of 0.6V which can eliminate my I2C requirement.

But this does not provide the 1.35V (X1VDD, required for Serdes) on any outputs.

I assume i need to use an external LDO for 1.35V if i do not use I2C. Is it correct?

Labels (1)
Tags (1)
0 Kudos
Reply
1 Solution
1,321 Views
r8070z
NXP Employee
NXP Employee

Have a great day,

Yes, it is correct.

-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

View solution in original post

0 Kudos
Reply
2 Replies
1,322 Views
r8070z
NXP Employee
NXP Employee

Have a great day,

Yes, it is correct.

-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

0 Kudos
Reply
1,321 Views
deepaknaiknavar
Contributor II

Thanks Serguei !!

I was having another question- why the PMIC (MC34VR500V3ES) does not provide 1.35V in hard coded config that is required for the serdes supply.

I had this question because i believe it is a customized chip for LS1021A with DDR4 interface and ideally should not need additional LDO.

0 Kudos
Reply