Lpc4357 Can

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 
2,443件の閲覧回数
Newton829
Contributor II

Hello All,

   In the user manual of LPC4357,under CAN section .

There is a CAN_CLK register, which specifies the devision of Peripheral clock.

Similar under CAN_BT ther3 are bits for baud rate prescaler.

 

Can some one please explain me are these register same? As the seems to do the same job or do they serve any different purpose

2.For the calculation of Timming parameters of Can do I need to the total of both the devisor?

Thank you

 

ラベル(4)
タグ(1)
0 件の賞賛
返信
1 解決策
2,435件の閲覧回数
xiangjun_rong
NXP TechSupport
NXP TechSupport

Hi,

For the CAN bus driving clock of LPC43xx, I suppose that this is the CAN clock divider map for CAN0 module:

                                   Divider1                                                     Divider2

BASE_APB3_CLK---[DIVVAL bits in CAN_CLK register]---[BRP bits in C_CAN0_BT register]--Tq clock

For the Divider1:

xiangjun_rong_1-1669788072266.png

 

 

For the Divider2

xiangjun_rong_0-1669787948905.png

 

For the BASE_APB3_CLK source selection, pls refer to

xiangjun_rong_2-1669788394599.png

 

Hope it can help you

BR

XiangJun Rong

元の投稿で解決策を見る

0 件の賞賛
返信
1 返信
2,436件の閲覧回数
xiangjun_rong
NXP TechSupport
NXP TechSupport

Hi,

For the CAN bus driving clock of LPC43xx, I suppose that this is the CAN clock divider map for CAN0 module:

                                   Divider1                                                     Divider2

BASE_APB3_CLK---[DIVVAL bits in CAN_CLK register]---[BRP bits in C_CAN0_BT register]--Tq clock

For the Divider1:

xiangjun_rong_1-1669788072266.png

 

 

For the Divider2

xiangjun_rong_0-1669787948905.png

 

For the BASE_APB3_CLK source selection, pls refer to

xiangjun_rong_2-1669788394599.png

 

Hope it can help you

BR

XiangJun Rong

0 件の賞賛
返信