//PLL Init 180MHz HP1_MODE = 0x4; //Power Down PLL HP1_FIN_SELECT = 0; //Select FFAST as Pll input clock HP1_MDEC = 8191; //M divider HP1_NDEC = 770; //N divider HP1_PDEC = 98; //P divider HP1_SELR = 0; HP1_SELI = 16; HP1_SELP = 8; HP1_MODE = 1; //Enable PLL while(!(HP1_STATUS & 1)); //Wait untill PLL locks |
HP1_MDEC = 1023; //M divider HP1_NDEC = 770; //N divider HP1_PDEC = 10; //P divider HP1_SELR = 0; HP1_SELI = 16; HP1_SELP = 7; |