<?xml version="1.0" encoding="UTF-8"?>
<rss xmlns:content="http://purl.org/rss/1.0/modules/content/" xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:rdf="http://www.w3.org/1999/02/22-rdf-syntax-ns#" xmlns:taxo="http://purl.org/rss/1.0/modules/taxonomy/" version="2.0">
  <channel>
    <title>topic Inquiry regarding T2080 Boot Flash settings in T-Series</title>
    <link>https://community.nxp.com/t5/T-Series/Inquiry-regarding-T2080-Boot-Flash-settings/m-p/2341708#M5359</link>
    <description>&lt;P&gt;Dear friends,&lt;/P&gt;&lt;P&gt;I'm using T2080 + VxWorks bootloader + NOR boot flash (tACC=120ns, tOE=35ns).&lt;BR /&gt;When powering on, it intermittently boots only up to bootlaoder (unable to load vxworks kernel).&lt;/P&gt;&lt;P&gt;I am using a TRAD_NOR of 97ns for the T2080 CPU's IFC_FTIM1. I think it fully satisfies the NOR flash's tOE(35ns).&lt;BR /&gt;1. Do I need to modify TRAD_NOR to satify the tACC(120ns)?&lt;BR /&gt;2. When accessing NOR boot (tACC=120ns, tOE=35ns) from the T2080(ifc_clk=11.5ns), could you please tell me the frequently configured IFC_FTIM0~3 values and known precautions?&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;Thank you in advance for your answer.&lt;/P&gt;</description>
    <pubDate>Sat, 28 Mar 2026 23:45:47 GMT</pubDate>
    <dc:creator>ryudaejin</dc:creator>
    <dc:date>2026-03-28T23:45:47Z</dc:date>
    <item>
      <title>Inquiry regarding T2080 Boot Flash settings</title>
      <link>https://community.nxp.com/t5/T-Series/Inquiry-regarding-T2080-Boot-Flash-settings/m-p/2341708#M5359</link>
      <description>&lt;P&gt;Dear friends,&lt;/P&gt;&lt;P&gt;I'm using T2080 + VxWorks bootloader + NOR boot flash (tACC=120ns, tOE=35ns).&lt;BR /&gt;When powering on, it intermittently boots only up to bootlaoder (unable to load vxworks kernel).&lt;/P&gt;&lt;P&gt;I am using a TRAD_NOR of 97ns for the T2080 CPU's IFC_FTIM1. I think it fully satisfies the NOR flash's tOE(35ns).&lt;BR /&gt;1. Do I need to modify TRAD_NOR to satify the tACC(120ns)?&lt;BR /&gt;2. When accessing NOR boot (tACC=120ns, tOE=35ns) from the T2080(ifc_clk=11.5ns), could you please tell me the frequently configured IFC_FTIM0~3 values and known precautions?&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;Thank you in advance for your answer.&lt;/P&gt;</description>
      <pubDate>Sat, 28 Mar 2026 23:45:47 GMT</pubDate>
      <guid>https://community.nxp.com/t5/T-Series/Inquiry-regarding-T2080-Boot-Flash-settings/m-p/2341708#M5359</guid>
      <dc:creator>ryudaejin</dc:creator>
      <dc:date>2026-03-28T23:45:47Z</dc:date>
    </item>
    <item>
      <title>Re: Inquiry regarding T2080 Boot Flash settings</title>
      <link>https://community.nxp.com/t5/T-Series/Inquiry-regarding-T2080-Boot-Flash-settings/m-p/2343398#M5360</link>
      <description>&lt;P style="margin: 0in; font-family: 'Segoe UI'; font-size: 10.5pt;"&gt;Please kindly share the NOR Flash timing sequence diagram for tOE and tACC, or the corresponding NOR datasheet.&lt;/P&gt;
&lt;P style="margin: 0in; font-family: 'Segoe UI'; font-size: 10.5pt;"&gt;If possible, please also indicate the page numbers where these parameters are specified.&lt;/P&gt;
&lt;P style="margin: 0in; font-family: 'Segoe UI'; font-size: 10.5pt;"&gt;Thank you.&lt;/P&gt;</description>
      <pubDate>Wed, 01 Apr 2026 05:32:09 GMT</pubDate>
      <guid>https://community.nxp.com/t5/T-Series/Inquiry-regarding-T2080-Boot-Flash-settings/m-p/2343398#M5360</guid>
      <dc:creator>June_Lu</dc:creator>
      <dc:date>2026-04-01T05:32:09Z</dc:date>
    </item>
    <item>
      <title>Re: Inquiry regarding T2080 Boot Flash settings</title>
      <link>https://community.nxp.com/t5/T-Series/Inquiry-regarding-T2080-Boot-Flash-settings/m-p/2345530#M5362</link>
      <description>&lt;P&gt;Thank you for your reply.&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;I'm using S29GL01GT from cypress.&lt;/P&gt;&lt;P&gt;tACC=120ns (max) and tOE=35ns(max), tCE=120ns(max).&lt;/P&gt;</description>
      <pubDate>Mon, 06 Apr 2026 00:34:21 GMT</pubDate>
      <guid>https://community.nxp.com/t5/T-Series/Inquiry-regarding-T2080-Boot-Flash-settings/m-p/2345530#M5362</guid>
      <dc:creator>ryudaejin</dc:creator>
      <dc:date>2026-04-06T00:34:21Z</dc:date>
    </item>
    <item>
      <title>Re: Inquiry regarding T2080 Boot Flash settings</title>
      <link>https://community.nxp.com/t5/T-Series/Inquiry-regarding-T2080-Boot-Flash-settings/m-p/2347848#M5366</link>
      <description>&lt;P style="margin: 0in; font-family: Calibri; font-size: 11.0pt;" lang="en-US"&gt;Sorry my OoO.&lt;/P&gt;
&lt;P style="margin: 0in; font-family: Calibri; font-size: 11.0pt;"&gt;By comparing Figure 17 in the S29GL01GT datasheet with Figure 13-33 (Read Cycle Timing) in the T2080 Reference Manual, the following timing relationships should be satisfied:&lt;/P&gt;
&lt;P style="margin: 0in; font-family: Calibri; font-size: 11.0pt;"&gt;- tACO + tRAD shall be no less than tACC.&lt;/P&gt;
&lt;P style="margin: 0in; font-family: Calibri; font-size: 11.0pt;"&gt;- At the same time, tRAD shall be no less than tOE.&lt;/P&gt;
&lt;P style="margin: 0in; font-family: Calibri; font-size: 11.0pt;"&gt;&lt;SPAN&gt;1. TRAD_NOR = 97 ns satisfies the tOE requirement (35 ns). However, the tACO requirement also needs to be checked. According to the &lt;/SPAN&gt;&lt;SPAN&gt;120ns requirement&lt;/SPAN&gt;&lt;SPAN&gt;, tACO should be greater than 23 ns. If ifc_clk = 11.5 ns, this implies that tACO should be configured to no less than 3 clock cycles.&lt;/SPAN&gt;&lt;/P&gt;
&lt;P style="margin: 0in; font-family: Calibri; font-size: 11.0pt;"&gt;&lt;SPAN&gt;2. The IFC_FTIM0 parameter is related to the address latch timing.&lt;/SPAN&gt;&lt;SPAN&gt; Confirm whether the address lines work reiable before chip enble. &lt;/SPAN&gt;&lt;SPAN&gt;It is recommended to use an oscilloscope to observe the read access sequence on the bus signals to further verify whether the timing meets the requirements.&lt;/SPAN&gt;&lt;/P&gt;
&lt;P style="margin: 0in; font-family: Calibri; font-size: 11.0pt;"&gt;Thanks&lt;/P&gt;</description>
      <pubDate>Thu, 09 Apr 2026 03:12:52 GMT</pubDate>
      <guid>https://community.nxp.com/t5/T-Series/Inquiry-regarding-T2080-Boot-Flash-settings/m-p/2347848#M5366</guid>
      <dc:creator>June_Lu</dc:creator>
      <dc:date>2026-04-09T03:12:52Z</dc:date>
    </item>
    <item>
      <title>Re: Inquiry regarding T2080 Boot Flash settings</title>
      <link>https://community.nxp.com/t5/T-Series/Inquiry-regarding-T2080-Boot-Flash-settings/m-p/2349775#M5368</link>
      <description>&lt;P&gt;Thanks June-Lu&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;TACO is using 11 cycles and I have confirmed that the address prior to the CS has stabilized.&amp;nbsp;&lt;/P&gt;&lt;P&gt;It appears to satisfy the requirements listed in the datasheet, but intermittemnt boot errors are still occurring.&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;When I inquire withAO tools like ChatGPT, they suggest that TRAD must satisfy tACC+delay(affected by temperature, etc.). What are your thoughts on this?&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;And, Could you tell me the T2080 boot loader settings commonly used, such as u-boot?&lt;/P&gt;&lt;P&gt;(IFC_FTIM0/1 settings and boot flash model)&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;Thank you.&lt;/P&gt;</description>
      <pubDate>Sun, 12 Apr 2026 23:33:53 GMT</pubDate>
      <guid>https://community.nxp.com/t5/T-Series/Inquiry-regarding-T2080-Boot-Flash-settings/m-p/2349775#M5368</guid>
      <dc:creator>ryudaejin</dc:creator>
      <dc:date>2026-04-12T23:33:53Z</dc:date>
    </item>
    <item>
      <title>Re: Inquiry regarding T2080 Boot Flash settings</title>
      <link>https://community.nxp.com/t5/T-Series/Inquiry-regarding-T2080-Boot-Flash-settings/m-p/2351340#M5371</link>
      <description>&lt;P style="margin: 0in; font-family: Calibri; font-size: 11.0pt;"&gt;Would you kindly confirm your IFC module input clock?&amp;nbsp;&lt;/P&gt;
&lt;P style="margin: 0in; font-family: Calibri; font-size: 11.0pt;"&gt;According to the T2080 Reference Manual (Figure 4-3), it is ip_clk, which is 1/2 of the platform clock.&lt;/P&gt;
&lt;P style="margin: 0in; font-family: Calibri; font-size: 11.0pt;"&gt;The valid range of the platform clock is listed in the datasheet (Table 121), and it depends on your configuration.&lt;/P&gt;
&lt;P style="margin: 0in; font-family: Calibri; font-size: 11.0pt;"&gt;Could you please check whether IFC_CLK is the same as ip_clk?&lt;/P&gt;
&lt;P style="margin: 0in; font-family: Calibri; font-size: 11.0pt;"&gt;I checked the T1023RDB platform using the S29GL01GS (although it is NO-ADM). It is very similar to S29GL01GT, and its timing configuration can be used as an initial reference.&amp;nbsp;&lt;/P&gt;
&lt;P style="margin: 0in; font-family: Calibri; font-size: 11.0pt;"&gt;On this platform, the platform clock is configured to 400 MHz:&amp;nbsp;&lt;/P&gt;
&lt;P style="margin: 0in; font-family: Calibri; font-size: 11.0pt;"&gt;&lt;A href="https://github.com/nxp-qoriq/u-boot/blob/LSDK-1703/include/configs/T102xRDB.h#L328" target="_blank"&gt;https://github.com/nxp-qoriq/u-boot/blob/LSDK-1703/include/configs/T102xRDB.h#L328&lt;/A&gt;&lt;/P&gt;
&lt;P style="margin: 0in; font-family: Calibri; font-size: 11.0pt;"&gt;Regarding additional delays (for example, those affected by temperature), you may refer to the QorIQ T2080 Datasheet, Figures 20 and 21, which show a maximum output delay of 2.5 ns and a minimum output hold time of –2 ns.&lt;/P&gt;
&lt;P style="margin: 0in; font-family: Calibri; font-size: 11.0pt;"&gt;When tACO and tRAd are configured, the actual CE_B and OE_B timing will be longer than the programmed values by at least 0.5 ns. Even considering variations due to temperature and layout, 3 × 11.5 ns = 34.5 ns compared with the 23 ns requirement still provides sufficient margin.&lt;/P&gt;
&lt;P style="margin: 0in; font-family: Calibri; font-size: 11.0pt;"&gt;You may also refer to the T2080 Reference Manual, Section 13.4.2 (Programming Model for Flash Interface Timing), which allows adding one more IFC module input clock cycle to further enlarge the margin.&lt;/P&gt;
&lt;P style="margin: 0in; font-family: Calibri; font-size: 11.0pt;"&gt;In any case, it is recommended to verify the waveform using an oscilloscope to confirm that the timing meets the requirements.&lt;/P&gt;
&lt;P style="margin: 0in; font-family: Calibri; font-size: 11.0pt;" lang="en-US"&gt;You could set the waveform and IFC registers setting to further checking.&lt;/P&gt;</description>
      <pubDate>Wed, 15 Apr 2026 09:41:02 GMT</pubDate>
      <guid>https://community.nxp.com/t5/T-Series/Inquiry-regarding-T2080-Boot-Flash-settings/m-p/2351340#M5371</guid>
      <dc:creator>June_Lu</dc:creator>
      <dc:date>2026-04-15T09:41:02Z</dc:date>
    </item>
    <item>
      <title>Re: Inquiry regarding T2080 Boot Flash settings</title>
      <link>https://community.nxp.com/t5/T-Series/Inquiry-regarding-T2080-Boot-Flash-settings/m-p/2351913#M5372</link>
      <description>&lt;P&gt;Thanks June-Lu,&lt;/P&gt;&lt;P&gt;I'm using clock as below.&lt;/P&gt;&lt;P&gt;&amp;nbsp;- Platform clock: 533.33Mhz&lt;/P&gt;&lt;P&gt;&amp;nbsp;- ip_clk :&amp;nbsp; 266.66Mhz (IFC module input clock)&lt;/P&gt;&lt;P&gt;&amp;nbsp;- IFC_CLK : 88.88Mhz (IFC external clock)&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;Looking at the reference data you provided (T102xRDB.h), TRAD is set to 0x1A. It's platform clock is 400Mhz, then ip_clk is 200Mhz, so I extimate that TRAD = 5ns * 26(0x1A) = 130ns.&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;In other words, it appears that TRAD is designed to satisfy the Flash's tACC(120ns) rather than tOE(35ns)&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;</description>
      <pubDate>Thu, 16 Apr 2026 03:47:18 GMT</pubDate>
      <guid>https://community.nxp.com/t5/T-Series/Inquiry-regarding-T2080-Boot-Flash-settings/m-p/2351913#M5372</guid>
      <dc:creator>ryudaejin</dc:creator>
      <dc:date>2026-04-16T03:47:18Z</dc:date>
    </item>
    <item>
      <title>Re: Inquiry regarding T2080 Boot Flash settings</title>
      <link>https://community.nxp.com/t5/T-Series/Inquiry-regarding-T2080-Boot-Flash-settings/m-p/2352144#M5373</link>
      <description>&lt;P style="margin: 0in; font-family: Calibri; font-size: 11.0pt;"&gt;Please confirm the definitions of TACC and TOE.&lt;/P&gt;
&lt;P style="margin: 0in; font-family: Calibri; font-size: 11.0pt;"&gt;I checked the S29GL01GT datasheet I have. According to it, TACC is the address-to-output delay, tCE is the chip enable–to-output delay, and tOE is the output enable–to-output delay. Are these definitions the same as in your datasheet?&lt;/P&gt;
&lt;P style="margin: 0in; font-family: Calibri; font-size: 11.0pt;"&gt;Regarding Figure 17, is it the same as the one shown below?&lt;span class="lia-inline-image-display-wrapper lia-image-align-inline" image-alt="Figure 17.png" style="width: 608px;"&gt;&lt;img src="https://community.nxp.com/t5/image/serverpage/image-id/382607iC9A2DDFA42C89A3B/image-size/large?v=v2&amp;amp;px=999" role="button" title="Figure 17.png" alt="Figure 17.png" /&gt;&lt;/span&gt;&lt;/P&gt;</description>
      <pubDate>Thu, 16 Apr 2026 09:18:39 GMT</pubDate>
      <guid>https://community.nxp.com/t5/T-Series/Inquiry-regarding-T2080-Boot-Flash-settings/m-p/2352144#M5373</guid>
      <dc:creator>June_Lu</dc:creator>
      <dc:date>2026-04-16T09:18:39Z</dc:date>
    </item>
    <item>
      <title>Re: Inquiry regarding T2080 Boot Flash settings</title>
      <link>https://community.nxp.com/t5/T-Series/Inquiry-regarding-T2080-Boot-Flash-settings/m-p/2352340#M5374</link>
      <description>&lt;P&gt;Dear June-Lu,&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;I checked my datasheet again, and it is the same.&lt;/P&gt;</description>
      <pubDate>Thu, 16 Apr 2026 11:27:44 GMT</pubDate>
      <guid>https://community.nxp.com/t5/T-Series/Inquiry-regarding-T2080-Boot-Flash-settings/m-p/2352340#M5374</guid>
      <dc:creator>ryudaejin</dc:creator>
      <dc:date>2026-04-16T11:27:44Z</dc:date>
    </item>
    <item>
      <title>Re: Inquiry regarding T2080 Boot Flash settings</title>
      <link>https://community.nxp.com/t5/T-Series/Inquiry-regarding-T2080-Boot-Flash-settings/m-p/2353220#M5375</link>
      <description>&lt;P style="margin: 0in; font-family: Calibri; font-size: 11.0pt;"&gt;&lt;SPAN&gt;The T2080 RM formula for&lt;/SPAN&gt;&lt;SPAN&gt;&amp;nbsp;&lt;/SPAN&gt;&lt;SPAN&gt;TRAD_NOR&amp;nbsp;explicitly uses&amp;nbsp;TOEmax&amp;nbsp;plus&amp;nbsp;2*Board Delay&amp;nbsp;plus setup time. It's related to the tOE. tACC/tCE should be checked against the combined path&amp;nbsp;&lt;/SPAN&gt;&lt;SPAN&gt;tACO + tRAD&lt;/SPAN&gt;&lt;SPAN&gt;, not against&amp;nbsp;TRAD_NOR&amp;nbsp;alone.&lt;/SPAN&gt;&lt;/P&gt;
&lt;P style="margin: 0in; font-family: Calibri; font-size: 11.0pt;"&gt;&lt;SPAN&gt;The parameters in the &lt;/SPAN&gt;&lt;SPAN&gt;T102xRDB.h&lt;/SPAN&gt;&lt;SPAN&gt; will leave enough margins to access the board. You could using all the setting to check if it could solve your issue, if it could solve your problem, then you could adjust your parameters per the RM and datasheet.&lt;/SPAN&gt;&lt;/P&gt;
&lt;P style="margin: 0in; font-family: Calibri; font-size: 11.0pt;" lang="en-US"&gt;Any further question, please kindly share the waveform and all IFC registers setting.&lt;/P&gt;</description>
      <pubDate>Sat, 18 Apr 2026 01:37:33 GMT</pubDate>
      <guid>https://community.nxp.com/t5/T-Series/Inquiry-regarding-T2080-Boot-Flash-settings/m-p/2353220#M5375</guid>
      <dc:creator>June_Lu</dc:creator>
      <dc:date>2026-04-18T01:37:33Z</dc:date>
    </item>
    <item>
      <title>Re: Inquiry regarding T2080 Boot Flash settings</title>
      <link>https://community.nxp.com/t5/T-Series/Inquiry-regarding-T2080-Boot-Flash-settings/m-p/2357834#M5379</link>
      <description>&lt;P&gt;&lt;a href="https://community.nxp.com/t5/user/viewprofilepage/user-id/153872"&gt;@ryudaejin&lt;/a&gt;&amp;nbsp;Any update?&lt;/P&gt;</description>
      <pubDate>Tue, 28 Apr 2026 12:18:34 GMT</pubDate>
      <guid>https://community.nxp.com/t5/T-Series/Inquiry-regarding-T2080-Boot-Flash-settings/m-p/2357834#M5379</guid>
      <dc:creator>June_Lu</dc:creator>
      <dc:date>2026-04-28T12:18:34Z</dc:date>
    </item>
    <item>
      <title>Re: Inquiry regarding T2080 Boot Flash settings</title>
      <link>https://community.nxp.com/t5/T-Series/Inquiry-regarding-T2080-Boot-Flash-settings/m-p/2358127#M5380</link>
      <description>&lt;P&gt;Dear June-Lu,&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;I am still curious why set TRAD to 130ns (greater than tACC) in the u-boot code, but your answer was very helpful.&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;Thank you for your help.&lt;/P&gt;</description>
      <pubDate>Wed, 29 Apr 2026 00:32:12 GMT</pubDate>
      <guid>https://community.nxp.com/t5/T-Series/Inquiry-regarding-T2080-Boot-Flash-settings/m-p/2358127#M5380</guid>
      <dc:creator>ryudaejin</dc:creator>
      <dc:date>2026-04-29T00:32:12Z</dc:date>
    </item>
  </channel>
</rss>

