<?xml version="1.0" encoding="UTF-8"?>
<rss xmlns:content="http://purl.org/rss/1.0/modules/content/" xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:rdf="http://www.w3.org/1999/02/22-rdf-syntax-ns#" xmlns:taxo="http://purl.org/rss/1.0/modules/taxonomy/" version="2.0">
  <channel>
    <title>topic Re: PBI Command For T2080 I2C EEPROM Boot in T-Series</title>
    <link>https://community.nxp.com/t5/T-Series/PBI-Command-For-T2080-I2C-EEPROM-Boot/m-p/678928#M2058</link>
    <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Dear Fedor,&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Thanks for reply, your suggestion worked and getting below log:&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Problem : We are using discrete DDR3 on chip, why&amp;nbsp; "DRAM:&amp;nbsp; Initializing....using SPD".&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;I have&amp;nbsp; done #undef CONFIG_DDR_SPD and written QCVS DDR3 generated parameter in config file.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Any other configuration is required to configure&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;U-Boot 2016.01 (May 15 2017 - 09:02:14 +0530)&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;CPU0:&amp;nbsp; T2080E, Version: 1.1, (0x85380011)&lt;BR /&gt;Core:&amp;nbsp; e6500, Version: 2.0, (0x80400120)&lt;BR /&gt;Clock Configuration:&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; CPU0:533.280 MHz, CPU1:533.280 MHz, CPU2:533.280 MHz, CPU3:533.280 MHz, &lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; CCB:533.280 MHz,&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; DDR:933.310 MHz (1866.620 MT/s data rate) (Asynchronous), IFC:133.320 MHz&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; FMAN1: 133.320 MHz&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; QMAN:&amp;nbsp; 266.640 MHz&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; PME:&amp;nbsp;&amp;nbsp; 533.280 MHz&lt;BR /&gt;L1:&amp;nbsp;&amp;nbsp;&amp;nbsp; D-cache 32 KiB enabled&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; I-cache 32 KiB enabled&lt;BR /&gt;Reset Configuration Word (RCW):&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; 00000000: 10070008 08000000 00000000 00000000&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; 00000010: 6c290002 70004200 fc027000 81000000&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; 00000020: 00800000 00000000 00000000 000323fc&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; 00000030: 00000000 00800009 00000000 00000004&lt;BR /&gt;I2C:&amp;nbsp;&amp;nbsp; ready&lt;BR /&gt;Board: T2080RDB, Board rev: 0xff CPLD ver: 0xff, boot from NOR vBank0&lt;BR /&gt;SERDES Reference Clocks:&lt;BR /&gt;SD1_CLK1=156.25MHZ, SD1_CLK2=125.00MHz&lt;BR /&gt;SD2_CLK1=125.00MHz, SD2_CLK2=125.00MHz&lt;BR /&gt;SPI:&amp;nbsp;&amp;nbsp; ready&lt;BR /&gt;DRAM:&amp;nbsp; Initializing....using SPD&lt;BR /&gt;16 MiB (DDR not enabled)&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Thanks,&lt;/P&gt;&lt;P&gt;Vidya&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
    <pubDate>Mon, 15 May 2017 13:16:03 GMT</pubDate>
    <dc:creator>vidyasagartata</dc:creator>
    <dc:date>2017-05-15T13:16:03Z</dc:date>
    <item>
      <title>PBI Command For T2080 I2C EEPROM Boot</title>
      <link>https://community.nxp.com/t5/T-Series/PBI-Command-For-T2080-I2C-EEPROM-Boot/m-p/678926#M2056</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Dear All,&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;We are loading RCW from i2c EEPROM.&lt;/P&gt;&lt;P&gt;Please let us know how to add PBI command in RCW to boot from NOR flash.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;STRONG&gt;We tried disabling the PBI source in RCW and IFC boot_mode set as NOR flash but log shows boot from NAND.&lt;/STRONG&gt;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;We are getting below u-boot logs:&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;U-Boot 2016.012.0+ga9b437f (Aug 14 2016 - 12:07:29 +0530)&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;CPU0:&amp;nbsp; T2080E, Version: 1.1, (0x85380011)&lt;BR /&gt;Core:&amp;nbsp; e6500, Version: 2.0, (0x80400120)&lt;BR /&gt;Clock Configuration:&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; CPU0:533.280 MHz, CPU1:533.280 MHz, CPU2:533.280 MHz, CPU3:533.280 MHz, &lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; CCB:599.940 MHz,&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; DDR:533.320 MHz (1066.640 MT/s data rate) (Asynchronous), IFC:149.985 MHz&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; FMAN1: 133.320 MHz&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; QMAN:&amp;nbsp; 299.970 MHz&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; PME:&amp;nbsp;&amp;nbsp; 599.940 MHz&lt;BR /&gt;L1:&amp;nbsp;&amp;nbsp;&amp;nbsp; D-cache 32 KiB enabled&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; I-cache 32 KiB enabled&lt;BR /&gt;Reset Configuration Word (RCW):&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; 00000000: 12040008 08000000 00000000 00000000&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; 00000010: 6c290002 70004200 fc027000 81000000&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; 00000020: 00800000 00000000 00000000 000323fc&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; 00000030: 00000000 00800009 00000000 00000004&lt;BR /&gt;I2C:&amp;nbsp;&amp;nbsp; ready&lt;BR /&gt;Board: T2080RDB, Board rev: 0xff CPLD ver: 0xff, boot from NAND&lt;BR /&gt;SERDES Reference Clocks:&lt;BR /&gt;SD1_CLK1=156.25MHZ, SD1_CLK2=100.00MHZ&lt;BR /&gt;SD2_CLK1=100.00MHZ, SD2_CLK2=100.00MHZ&lt;BR /&gt;SPI:&amp;nbsp;&amp;nbsp; ready&lt;BR /&gt;DRAM:&amp;nbsp; Initializing....using SPD&lt;BR /&gt;DIMM 0: is not a DDR3 SPD.&lt;BR /&gt;Error: No valid SPD detected.&lt;BR /&gt;*** failed ***&lt;BR /&gt;initcall sequence effc7270 failed at call eff4e9b8 (err=1)&lt;BR /&gt;### ERROR ### Please RESET the board ###&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;This is our RCW data.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;AA55 AA55&amp;nbsp; 010E 0100&amp;nbsp; 1204 0008&amp;nbsp; 0800 0000&lt;BR /&gt;0000 0000&amp;nbsp; 0000 0000&amp;nbsp; 6C29 0002&amp;nbsp; 7000 4200&lt;BR /&gt;FC02 7000&amp;nbsp; 8100 0000&amp;nbsp; 0080 0000&amp;nbsp; 0000 0000&lt;BR /&gt;0000 0000&amp;nbsp; 0003 23FC&amp;nbsp; 0000 0000&amp;nbsp; 0080 0009&lt;BR /&gt;0000 0000&amp;nbsp; 0000 0004&amp;nbsp; 0813 8040&amp;nbsp; 5191 3F4C&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Please verify our RCW and suggest us.&lt;/P&gt;&lt;P&gt;We are using discrete DDR.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Thanks,&lt;/P&gt;&lt;P&gt;Vidya&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Sat, 13 May 2017 14:02:07 GMT</pubDate>
      <guid>https://community.nxp.com/t5/T-Series/PBI-Command-For-T2080-I2C-EEPROM-Boot/m-p/678926#M2056</guid>
      <dc:creator>vidyasagartata</dc:creator>
      <dc:date>2017-05-13T14:02:07Z</dc:date>
    </item>
    <item>
      <title>Re: PBI Command For T2080 I2C EEPROM Boot</title>
      <link>https://community.nxp.com/t5/T-Series/PBI-Command-For-T2080-I2C-EEPROM-Boot/m-p/678927#M2057</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;&amp;gt; Board: T2080RDB, Board rev: 0xff CPLD ver: 0xff, boot from NAND&lt;/P&gt;&lt;P&gt;This string is printed after acquiring data from the T2080RDB on-board CPLD - refer to:&lt;/P&gt;&lt;P&gt;&lt;A class="link-titled" href="http://git.freescale.com/git/cgit.cgi/ppc/sdk/u-boot.git/tree/board/freescale/t208xrdb/t208xrdb.c?id=fsl-sdk-v2.0-1703" title="http://git.freescale.com/git/cgit.cgi/ppc/sdk/u-boot.git/tree/board/freescale/t208xrdb/t208xrdb.c?id=fsl-sdk-v2.0-1703"&gt;sdk/u-boot.git - Freescale PowerPC u-boot Tree&lt;/A&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;"NAND" can be printed if the CPLD is not implemented.&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Sun, 14 May 2017 03:44:50 GMT</pubDate>
      <guid>https://community.nxp.com/t5/T-Series/PBI-Command-For-T2080-I2C-EEPROM-Boot/m-p/678927#M2057</guid>
      <dc:creator>ufedor</dc:creator>
      <dc:date>2017-05-14T03:44:50Z</dc:date>
    </item>
    <item>
      <title>Re: PBI Command For T2080 I2C EEPROM Boot</title>
      <link>https://community.nxp.com/t5/T-Series/PBI-Command-For-T2080-I2C-EEPROM-Boot/m-p/678928#M2058</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Dear Fedor,&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Thanks for reply, your suggestion worked and getting below log:&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Problem : We are using discrete DDR3 on chip, why&amp;nbsp; "DRAM:&amp;nbsp; Initializing....using SPD".&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;I have&amp;nbsp; done #undef CONFIG_DDR_SPD and written QCVS DDR3 generated parameter in config file.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Any other configuration is required to configure&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;U-Boot 2016.01 (May 15 2017 - 09:02:14 +0530)&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;CPU0:&amp;nbsp; T2080E, Version: 1.1, (0x85380011)&lt;BR /&gt;Core:&amp;nbsp; e6500, Version: 2.0, (0x80400120)&lt;BR /&gt;Clock Configuration:&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; CPU0:533.280 MHz, CPU1:533.280 MHz, CPU2:533.280 MHz, CPU3:533.280 MHz, &lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; CCB:533.280 MHz,&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; DDR:933.310 MHz (1866.620 MT/s data rate) (Asynchronous), IFC:133.320 MHz&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; FMAN1: 133.320 MHz&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; QMAN:&amp;nbsp; 266.640 MHz&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; PME:&amp;nbsp;&amp;nbsp; 533.280 MHz&lt;BR /&gt;L1:&amp;nbsp;&amp;nbsp;&amp;nbsp; D-cache 32 KiB enabled&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; I-cache 32 KiB enabled&lt;BR /&gt;Reset Configuration Word (RCW):&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; 00000000: 10070008 08000000 00000000 00000000&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; 00000010: 6c290002 70004200 fc027000 81000000&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; 00000020: 00800000 00000000 00000000 000323fc&lt;BR /&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; 00000030: 00000000 00800009 00000000 00000004&lt;BR /&gt;I2C:&amp;nbsp;&amp;nbsp; ready&lt;BR /&gt;Board: T2080RDB, Board rev: 0xff CPLD ver: 0xff, boot from NOR vBank0&lt;BR /&gt;SERDES Reference Clocks:&lt;BR /&gt;SD1_CLK1=156.25MHZ, SD1_CLK2=125.00MHz&lt;BR /&gt;SD2_CLK1=125.00MHz, SD2_CLK2=125.00MHz&lt;BR /&gt;SPI:&amp;nbsp;&amp;nbsp; ready&lt;BR /&gt;DRAM:&amp;nbsp; Initializing....using SPD&lt;BR /&gt;16 MiB (DDR not enabled)&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Thanks,&lt;/P&gt;&lt;P&gt;Vidya&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Mon, 15 May 2017 13:16:03 GMT</pubDate>
      <guid>https://community.nxp.com/t5/T-Series/PBI-Command-For-T2080-I2C-EEPROM-Boot/m-p/678928#M2058</guid>
      <dc:creator>vidyasagartata</dc:creator>
      <dc:date>2017-05-15T13:16:03Z</dc:date>
    </item>
    <item>
      <title>Re: PBI Command For T2080 I2C EEPROM Boot</title>
      <link>https://community.nxp.com/t5/T-Series/PBI-Command-For-T2080-I2C-EEPROM-Boot/m-p/678929#M2059</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;It is reasonable to create new question for the "SPD" issue.&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Mon, 15 May 2017 13:56:11 GMT</pubDate>
      <guid>https://community.nxp.com/t5/T-Series/PBI-Command-For-T2080-I2C-EEPROM-Boot/m-p/678929#M2059</guid>
      <dc:creator>ufedor</dc:creator>
      <dc:date>2017-05-15T13:56:11Z</dc:date>
    </item>
  </channel>
</rss>

