<?xml version="1.0" encoding="UTF-8"?>
<rss xmlns:content="http://purl.org/rss/1.0/modules/content/" xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:rdf="http://www.w3.org/1999/02/22-rdf-syntax-ns#" xmlns:taxo="http://purl.org/rss/1.0/modules/taxonomy/" version="2.0">
  <channel>
    <title>topic Ld error: undefined reference to `Eth_43_PFE_Config' in S32DS 3.4 in S32 Design Studio</title>
    <link>https://community.nxp.com/t5/S32-Design-Studio/Ld-error-undefined-reference-to-Eth-43-PFE-Config-in-S32DS-3-4/m-p/1647101#M10110</link>
    <description>&lt;P&gt;Hi,&lt;/P&gt;&lt;P&gt;CAN2CAN reference project we took as reference and we added PFE into that :&lt;/P&gt;&lt;P&gt;1. PFE is configured files from EB tresos.&lt;/P&gt;&lt;P&gt;2. ETH_43_0.9.7 plugins include and src copied.&lt;/P&gt;&lt;P&gt;3. Generated include and src copied to the CAN2CAN project. all compilation errors were fixed.&amp;nbsp;&lt;/P&gt;&lt;P&gt;but at last i got 524 erros which are&amp;nbsp;&lt;/P&gt;&lt;P&gt;Category 1:&lt;/P&gt;&lt;P&gt;c:/nxp/s32ds.3.4/s32ds/build_tools/gcc_v9.2/gcc-9.2-arm32-eabi/bin/../lib/gcc/arm-none-eabi/9.2.0/../../../../arm-none-eabi/bin/real-ld.exe: ./PFE/Eth_43_PFE_TS_T40D11M09I7R0/src/Eth_43_PFE.o: in function `Eth_43_PFE_Init':&lt;BR /&gt;C:\S32-DS-Workspace\Llce_Can2Can_Fast-path\Llce_Can2Can_Fast-path\Debug_RAM/../PFE/Eth_43_PFE_TS_T40D11M09I7R0/src/Eth_43_PFE.c:353: undefined reference to `Eth_43_PFE_Config'&lt;/P&gt;&lt;P&gt;Error: Header files is added in the list but still this issue is coming.&amp;nbsp;&lt;/P&gt;&lt;P&gt;&lt;span class="lia-inline-image-display-wrapper lia-image-align-inline" image-alt="viswa_kondapall_0-1683627090856.png" style="width: 400px;"&gt;&lt;img src="https://community.nxp.com/t5/image/serverpage/image-id/222345i35CBF9C726CF4303/image-size/medium?v=v2&amp;amp;px=400" role="button" title="viswa_kondapall_0-1683627090856.png" alt="viswa_kondapall_0-1683627090856.png" /&gt;&lt;/span&gt;&lt;/P&gt;&lt;P&gt;&lt;span class="lia-inline-image-display-wrapper lia-image-align-inline" image-alt="viswa_kondapall_2-1683627572007.png" style="width: 400px;"&gt;&lt;img src="https://community.nxp.com/t5/image/serverpage/image-id/222349i13DB7A7A0B2B3E02/image-size/medium?v=v2&amp;amp;px=400" role="button" title="viswa_kondapall_2-1683627572007.png" alt="viswa_kondapall_2-1683627572007.png" /&gt;&lt;/span&gt;&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;category 2:&amp;nbsp;&lt;/P&gt;&lt;P&gt;c:/nxp/s32ds.3.4/s32ds/build_tools/gcc_v9.2/gcc-9.2-arm32-eabi/bin/../lib/gcc/arm-none-eabi/9.2.0/../../../../arm-none-eabi/bin/real-ld.exe: C:\S32-DS-Workspace\Llce_Can2Can_Fast-path\Llce_Can2Can_Fast-path\Debug_RAM/../PFE/Eth_43_PFE_TS_T40D11M09I7R0/src/oal_mutex_autosar.c:223: undefined reference to `SchM_Exit_Eth_43_PFE_ETH_EXCLUSIVE_AREA_00'&lt;/P&gt;&lt;P&gt;&lt;span class="lia-inline-image-display-wrapper lia-image-align-inline" image-alt="viswa_kondapall_3-1683627894421.png" style="width: 400px;"&gt;&lt;img src="https://community.nxp.com/t5/image/serverpage/image-id/222350i33A1407DCC4F7816/image-size/medium?v=v2&amp;amp;px=400" role="button" title="viswa_kondapall_3-1683627894421.png" alt="viswa_kondapall_3-1683627894421.png" /&gt;&lt;/span&gt;&lt;/P&gt;&lt;P&gt;reference :&lt;/P&gt;&lt;P&gt;&lt;span class="lia-inline-image-display-wrapper lia-image-align-inline" image-alt="viswa_kondapall_4-1683628470324.png" style="width: 400px;"&gt;&lt;img src="https://community.nxp.com/t5/image/serverpage/image-id/222353iA68258013AC5D354/image-size/medium?v=v2&amp;amp;px=400" role="button" title="viswa_kondapall_4-1683628470324.png" alt="viswa_kondapall_4-1683628470324.png" /&gt;&lt;/span&gt;&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;My doubt : Is this Linked error or Memory allocation issue ??&amp;nbsp;&lt;/P&gt;&lt;P&gt;Linker file :&amp;nbsp;&lt;/P&gt;&lt;P&gt;HEAP_SIZE = DEFINED(__heap_size__) ? __heap_size__ : 0x00003000;&lt;/P&gt;&lt;P&gt;ENTRY(Reset_Handler)&lt;/P&gt;&lt;P&gt;MEMORY&lt;BR /&gt;{&lt;BR /&gt;int_itcm : ORIGIN = 0x00000000, LENGTH = 0x00000000 /* 0KB - Not Supported */&lt;BR /&gt;int_dtcm : ORIGIN = 0x20000000, LENGTH = 0x00010000 /* 64KB */&lt;BR /&gt;int_sram_shareable : ORIGIN = 0x22C00000, LENGTH = 0x00004000 /* 16KB */&lt;BR /&gt;int_sram : ORIGIN = 0x34000000, LENGTH = 0x00200000 /* 2MB */&lt;BR /&gt;int_sram_rsvd : ORIGIN = 0x34200000, LENGTH = 0x00200000 /* 2MB */&lt;BR /&gt;int_sram_stack_c0 : ORIGIN = 0x34400000, LENGTH = 0x00002000 /* 8KB */&lt;BR /&gt;int_sram_stack_c1 : ORIGIN = 0x34402000, LENGTH = 0x00002000 /* 8KB */&lt;BR /&gt;int_sram_stack_c2 : ORIGIN = 0x34404000, LENGTH = 0x00002000 /* 8KB */&lt;BR /&gt;int_sram_no_cacheable : ORIGIN = 0x34500000, LENGTH = 0x0008C800 /* 512KB + 50K (overflowed by 47904 bytes so increased by 50k bytes*/&lt;BR /&gt;int_sram_no_cache_rsvd : ORIGIN = 0x3458C800, LENGTH = 0x00073800 /* 512KB - 50Kbytes = */&lt;BR /&gt;ram_rsvd2 : ORIGIN = 0x34600000, LENGTH = 0 /* End of SRAM */&lt;/P&gt;&lt;P&gt;LLCE_CAN_SHAREDMEMORY : ORIGIN = 0x43800000 LENGTH = 0x3D000&lt;BR /&gt;LLCE_LIN_SHAREDMEMORY : ORIGIN = 0x4383D000 LENGTH = 0x3000&lt;BR /&gt;LLCE_BOOT_END : ORIGIN = 0x43840000 LENGTH = 0x50&lt;BR /&gt;LLCE_MEAS_SHAREDMEMORY : ORIGIN = 0x4384FFDF LENGTH = 0x20&lt;BR /&gt;}&lt;/P&gt;&lt;P&gt;&lt;BR /&gt;SECTIONS&lt;BR /&gt;{&lt;BR /&gt;&lt;BR /&gt;.sram :&lt;BR /&gt;{&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;KEEP(*(.core_loop))&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.startup)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.text.startup)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.text)&lt;BR /&gt;*(.text*)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.mcal_text)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;KEEP(*(.init))&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;KEEP(*(.fini))&lt;BR /&gt;&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.rodata)&lt;BR /&gt;*(.rodata*)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.mcal_const_cfg)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.mcal_const)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;__init_table = .;&lt;BR /&gt;KEEP(*(.init_table))&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;__zero_table = .;&lt;BR /&gt;KEEP(*(.zero_table))&lt;BR /&gt;&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.acfls_code_rom)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.aceep_code_rom)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.acmcu_code_rom)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.ramcode)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.data)&lt;BR /&gt;*(.data*)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.mcal_data)&lt;BR /&gt;. = ALIGN(16);&lt;BR /&gt;__sram_bss_start = .;&lt;BR /&gt;*(.bss)&lt;BR /&gt;*(.bss*)&lt;BR /&gt;. = ALIGN(16);&lt;BR /&gt;*(.mcal_bss)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;__sram_bss_end = .;&lt;BR /&gt;} &amp;gt; int_sram&lt;BR /&gt;&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;__sram_shareable_rom = .;&lt;/P&gt;&lt;P&gt;.non_cacheable :&lt;BR /&gt;{&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;KEEP(*(.int_results))&lt;BR /&gt;. += 0x100;&lt;BR /&gt;. = ALIGN(4096);&lt;BR /&gt;__interrupts_ram_start = .;&lt;BR /&gt;KEEP(*(.intc_vector))&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;__interrupts_ram_end = .;&lt;BR /&gt;. = ALIGN(16);&lt;BR /&gt;__non_cacheable_bss_start = .;&lt;BR /&gt;*(.mcal_bss_no_cacheable)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;__non_cacheable_bss_end = .;&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.mcal_data_no_cacheable)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.mcal_const_no_cacheable)&lt;BR /&gt;HSE_LOOP_ADDR = .;&lt;BR /&gt;LONG(0x0);&lt;BR /&gt;. = ALIGN(0x40000);&lt;BR /&gt;KEEP(*(.pfe_bmu_mem))&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;KEEP(*(.pfe_bd_mem))&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;KEEP(*(.pfe_buf_mem))&lt;BR /&gt;} &amp;gt; int_sram_no_cacheable&lt;BR /&gt;/* heap section */&lt;BR /&gt;.heap (NOLOAD):&lt;BR /&gt;{&lt;BR /&gt;. += ALIGN(4);&lt;BR /&gt;_end = .;&lt;BR /&gt;end = .;&lt;BR /&gt;_heap_start = .;&lt;BR /&gt;. += HEAP_SIZE;&lt;BR /&gt;_heap_end = .;&lt;BR /&gt;} &amp;gt; int_sram_no_cacheable&lt;/P&gt;&lt;P&gt;.llce_boot_end (NOLOAD) :&lt;BR /&gt;{&lt;BR /&gt;/* ------------------------------------ llce_boot_end sections ------------------------------------ */&lt;BR /&gt;. = ALIGN(0x4);&lt;BR /&gt;*(.llce_boot_end)&lt;BR /&gt;} &amp;gt; LLCE_BOOT_END&lt;/P&gt;&lt;P&gt;.can_43_llce_sharedmemory (NOLOAD) :&lt;BR /&gt;{&lt;BR /&gt;/* ------------------------------------ can_43_llce_sharedmemory sections ------------------------------------ */&lt;BR /&gt;. = ALIGN(0x4);&lt;BR /&gt;*(.can_43_llce_sharedmemory)&lt;BR /&gt;} &amp;gt; LLCE_CAN_SHAREDMEMORY&lt;/P&gt;&lt;P&gt;.lin_43_llce_sharedmemory (NOLOAD) :&lt;BR /&gt;{&lt;BR /&gt;/* ------------------------------------ lin_43_llce_sharedmemory sections ------------------------------------ */&lt;BR /&gt;. = ALIGN(0x4);&lt;BR /&gt;*(.lin_43_llce_sharedmemory)&lt;BR /&gt;} &amp;gt; LLCE_LIN_SHAREDMEMORY&lt;/P&gt;&lt;P&gt;.llce_meas_sharedmemory (NOLOAD) :&lt;BR /&gt;{&lt;BR /&gt;/* ------------------------------------ llce_meas_sharedmemory sections ------------------------------------ */&lt;BR /&gt;. = ALIGN(0x4);&lt;BR /&gt;*(.llce_meas_sharedmemory)&lt;BR /&gt;} &amp;gt; LLCE_MEAS_SHAREDMEMORY&lt;/P&gt;&lt;P&gt;.shareable_ram_bss (NOLOAD):&lt;BR /&gt;{&lt;BR /&gt;. = ALIGN(16);&lt;BR /&gt;__shareable_bss_start = .;&lt;BR /&gt;KEEP(*(.mcal_shared_bss))&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;__shareable_bss_end = .;&lt;BR /&gt;} &amp;gt; int_sram_shareable&lt;/P&gt;&lt;P&gt;.shareable_ram_data : AT(__sram_shareable_rom)&lt;BR /&gt;{&lt;BR /&gt;. = ALIGN(16);&lt;BR /&gt;__shareable_data_start = .;&lt;BR /&gt;KEEP(*(.mcal_shared_data))&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;__shareable_data_end = .;&lt;BR /&gt;} &amp;gt; int_sram_shareable&lt;BR /&gt;&lt;BR /&gt;__sram_shareable_rom_end = __sram_shareable_rom + (__shareable_data_end - __shareable_data_start);&lt;/P&gt;&lt;P&gt;__Stack_end_c0 = ORIGIN(int_sram_stack_c0);&lt;BR /&gt;__Stack_start_c0 = ORIGIN(int_sram_stack_c0) + LENGTH(int_sram_stack_c0);&lt;BR /&gt;__Stack_end_c1 = ORIGIN(int_sram_stack_c1);&lt;BR /&gt;__Stack_start_c1 = ORIGIN(int_sram_stack_c1) + LENGTH(int_sram_stack_c1);&lt;BR /&gt;__Stack_end_c2 = ORIGIN(int_sram_stack_c2);&lt;BR /&gt;__Stack_start_c2 = ORIGIN(int_sram_stack_c2) + LENGTH(int_sram_stack_c2);&lt;BR /&gt;__Stack_end_c3 = 0;&lt;BR /&gt;__Stack_start_c3 = 0;&lt;BR /&gt;&lt;BR /&gt;__INT_SRAM_START = ORIGIN(int_sram);&lt;BR /&gt;__INT_SRAM_END = ORIGIN(ram_rsvd2);&lt;BR /&gt;&lt;BR /&gt;__INT_ITCM_START = ORIGIN(int_itcm);&lt;BR /&gt;__INT_ITCM_END = ORIGIN(int_itcm) + LENGTH(int_itcm);&lt;BR /&gt;&lt;BR /&gt;__INT_DTCM_START = ORIGIN(int_dtcm);&lt;BR /&gt;__INT_DTCM_END = ORIGIN(int_dtcm) + LENGTH(int_dtcm);&lt;BR /&gt;&lt;BR /&gt;__RAM_SHAREABLE_START = ORIGIN(int_sram_shareable);&lt;BR /&gt;__RAM_SHAREABLE_END = ORIGIN(int_sram_shareable) + LENGTH(int_sram_shareable) - 1;&lt;BR /&gt;__ROM_SHAREABLE_START = __sram_shareable_rom;&lt;BR /&gt;__ROM_SHAREABLE_END = __sram_shareable_rom_end;&lt;BR /&gt;__RAM_NO_CACHEABLE_START = ORIGIN(int_sram_no_cacheable);&lt;BR /&gt;__RAM_NO_CACHEABLE_END = ORIGIN(int_sram_no_cacheable) + LENGTH(int_sram_no_cacheable) - 1;&lt;BR /&gt;__ROM_NO_CACHEABLE_START = 0;&lt;BR /&gt;__ROM_NO_CACHEABLE_END = 0;&lt;BR /&gt;__RAM_CACHEABLE_START = ORIGIN(int_sram);&lt;BR /&gt;__RAM_CACHEABLE_END = ORIGIN(int_sram) + LENGTH(int_sram) - 1;&lt;BR /&gt;__ROM_CACHEABLE_START = 0;&lt;BR /&gt;__ROM_CACHEABLE_END = 0;&lt;BR /&gt;&lt;BR /&gt;__BSS_SRAM_START = __sram_bss_start;&lt;BR /&gt;__BSS_SRAM_END = __sram_bss_end;&lt;BR /&gt;__BSS_SRAM_SIZE = __sram_bss_end - __sram_bss_start;&lt;BR /&gt;&lt;BR /&gt;__BSS_SRAM_NC_START = __non_cacheable_bss_start;&lt;BR /&gt;__BSS_SRAM_NC_SIZE = __non_cacheable_bss_end - __non_cacheable_bss_start;&lt;BR /&gt;__BSS_SRAM_NC_END = __non_cacheable_bss_end;&lt;/P&gt;&lt;P&gt;__BSS_SRAM_SH_START = __shareable_bss_start;&lt;BR /&gt;__BSS_SRAM_SH_SIZE = __shareable_bss_end - __shareable_bss_start;&lt;BR /&gt;__BSS_SRAM_SH_END = __shareable_bss_end;&lt;/P&gt;&lt;P&gt;__RAM_INTERRUPT_START = __interrupts_ram_start;&lt;BR /&gt;__ROM_INTERRUPT_START = 0;&lt;BR /&gt;__ROM_INTERRUPT_END = 0;&lt;/P&gt;&lt;P&gt;__INIT_TABLE = __init_table;&lt;BR /&gt;__ZERO_TABLE = __zero_table;&lt;BR /&gt;&lt;BR /&gt;__RAM_INIT = 0;&lt;BR /&gt;__ITCM_INIT = 0;&lt;BR /&gt;__DTCM_INIT = 1;&lt;BR /&gt;/* Discard boot header in RAM */&lt;BR /&gt;/DISCARD/ : { *(.boot_header) }&lt;/P&gt;&lt;P&gt;}&lt;/P&gt;&lt;P&gt;Is this error is Linker error or Memory issue - i will add Map in attachments.&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;</description>
    <pubDate>Tue, 09 May 2023 10:53:05 GMT</pubDate>
    <dc:creator>viswa_kondapall</dc:creator>
    <dc:date>2023-05-09T10:53:05Z</dc:date>
    <item>
      <title>Ld error: undefined reference to `Eth_43_PFE_Config' in S32DS 3.4</title>
      <link>https://community.nxp.com/t5/S32-Design-Studio/Ld-error-undefined-reference-to-Eth-43-PFE-Config-in-S32DS-3-4/m-p/1647101#M10110</link>
      <description>&lt;P&gt;Hi,&lt;/P&gt;&lt;P&gt;CAN2CAN reference project we took as reference and we added PFE into that :&lt;/P&gt;&lt;P&gt;1. PFE is configured files from EB tresos.&lt;/P&gt;&lt;P&gt;2. ETH_43_0.9.7 plugins include and src copied.&lt;/P&gt;&lt;P&gt;3. Generated include and src copied to the CAN2CAN project. all compilation errors were fixed.&amp;nbsp;&lt;/P&gt;&lt;P&gt;but at last i got 524 erros which are&amp;nbsp;&lt;/P&gt;&lt;P&gt;Category 1:&lt;/P&gt;&lt;P&gt;c:/nxp/s32ds.3.4/s32ds/build_tools/gcc_v9.2/gcc-9.2-arm32-eabi/bin/../lib/gcc/arm-none-eabi/9.2.0/../../../../arm-none-eabi/bin/real-ld.exe: ./PFE/Eth_43_PFE_TS_T40D11M09I7R0/src/Eth_43_PFE.o: in function `Eth_43_PFE_Init':&lt;BR /&gt;C:\S32-DS-Workspace\Llce_Can2Can_Fast-path\Llce_Can2Can_Fast-path\Debug_RAM/../PFE/Eth_43_PFE_TS_T40D11M09I7R0/src/Eth_43_PFE.c:353: undefined reference to `Eth_43_PFE_Config'&lt;/P&gt;&lt;P&gt;Error: Header files is added in the list but still this issue is coming.&amp;nbsp;&lt;/P&gt;&lt;P&gt;&lt;span class="lia-inline-image-display-wrapper lia-image-align-inline" image-alt="viswa_kondapall_0-1683627090856.png" style="width: 400px;"&gt;&lt;img src="https://community.nxp.com/t5/image/serverpage/image-id/222345i35CBF9C726CF4303/image-size/medium?v=v2&amp;amp;px=400" role="button" title="viswa_kondapall_0-1683627090856.png" alt="viswa_kondapall_0-1683627090856.png" /&gt;&lt;/span&gt;&lt;/P&gt;&lt;P&gt;&lt;span class="lia-inline-image-display-wrapper lia-image-align-inline" image-alt="viswa_kondapall_2-1683627572007.png" style="width: 400px;"&gt;&lt;img src="https://community.nxp.com/t5/image/serverpage/image-id/222349i13DB7A7A0B2B3E02/image-size/medium?v=v2&amp;amp;px=400" role="button" title="viswa_kondapall_2-1683627572007.png" alt="viswa_kondapall_2-1683627572007.png" /&gt;&lt;/span&gt;&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;category 2:&amp;nbsp;&lt;/P&gt;&lt;P&gt;c:/nxp/s32ds.3.4/s32ds/build_tools/gcc_v9.2/gcc-9.2-arm32-eabi/bin/../lib/gcc/arm-none-eabi/9.2.0/../../../../arm-none-eabi/bin/real-ld.exe: C:\S32-DS-Workspace\Llce_Can2Can_Fast-path\Llce_Can2Can_Fast-path\Debug_RAM/../PFE/Eth_43_PFE_TS_T40D11M09I7R0/src/oal_mutex_autosar.c:223: undefined reference to `SchM_Exit_Eth_43_PFE_ETH_EXCLUSIVE_AREA_00'&lt;/P&gt;&lt;P&gt;&lt;span class="lia-inline-image-display-wrapper lia-image-align-inline" image-alt="viswa_kondapall_3-1683627894421.png" style="width: 400px;"&gt;&lt;img src="https://community.nxp.com/t5/image/serverpage/image-id/222350i33A1407DCC4F7816/image-size/medium?v=v2&amp;amp;px=400" role="button" title="viswa_kondapall_3-1683627894421.png" alt="viswa_kondapall_3-1683627894421.png" /&gt;&lt;/span&gt;&lt;/P&gt;&lt;P&gt;reference :&lt;/P&gt;&lt;P&gt;&lt;span class="lia-inline-image-display-wrapper lia-image-align-inline" image-alt="viswa_kondapall_4-1683628470324.png" style="width: 400px;"&gt;&lt;img src="https://community.nxp.com/t5/image/serverpage/image-id/222353iA68258013AC5D354/image-size/medium?v=v2&amp;amp;px=400" role="button" title="viswa_kondapall_4-1683628470324.png" alt="viswa_kondapall_4-1683628470324.png" /&gt;&lt;/span&gt;&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;My doubt : Is this Linked error or Memory allocation issue ??&amp;nbsp;&lt;/P&gt;&lt;P&gt;Linker file :&amp;nbsp;&lt;/P&gt;&lt;P&gt;HEAP_SIZE = DEFINED(__heap_size__) ? __heap_size__ : 0x00003000;&lt;/P&gt;&lt;P&gt;ENTRY(Reset_Handler)&lt;/P&gt;&lt;P&gt;MEMORY&lt;BR /&gt;{&lt;BR /&gt;int_itcm : ORIGIN = 0x00000000, LENGTH = 0x00000000 /* 0KB - Not Supported */&lt;BR /&gt;int_dtcm : ORIGIN = 0x20000000, LENGTH = 0x00010000 /* 64KB */&lt;BR /&gt;int_sram_shareable : ORIGIN = 0x22C00000, LENGTH = 0x00004000 /* 16KB */&lt;BR /&gt;int_sram : ORIGIN = 0x34000000, LENGTH = 0x00200000 /* 2MB */&lt;BR /&gt;int_sram_rsvd : ORIGIN = 0x34200000, LENGTH = 0x00200000 /* 2MB */&lt;BR /&gt;int_sram_stack_c0 : ORIGIN = 0x34400000, LENGTH = 0x00002000 /* 8KB */&lt;BR /&gt;int_sram_stack_c1 : ORIGIN = 0x34402000, LENGTH = 0x00002000 /* 8KB */&lt;BR /&gt;int_sram_stack_c2 : ORIGIN = 0x34404000, LENGTH = 0x00002000 /* 8KB */&lt;BR /&gt;int_sram_no_cacheable : ORIGIN = 0x34500000, LENGTH = 0x0008C800 /* 512KB + 50K (overflowed by 47904 bytes so increased by 50k bytes*/&lt;BR /&gt;int_sram_no_cache_rsvd : ORIGIN = 0x3458C800, LENGTH = 0x00073800 /* 512KB - 50Kbytes = */&lt;BR /&gt;ram_rsvd2 : ORIGIN = 0x34600000, LENGTH = 0 /* End of SRAM */&lt;/P&gt;&lt;P&gt;LLCE_CAN_SHAREDMEMORY : ORIGIN = 0x43800000 LENGTH = 0x3D000&lt;BR /&gt;LLCE_LIN_SHAREDMEMORY : ORIGIN = 0x4383D000 LENGTH = 0x3000&lt;BR /&gt;LLCE_BOOT_END : ORIGIN = 0x43840000 LENGTH = 0x50&lt;BR /&gt;LLCE_MEAS_SHAREDMEMORY : ORIGIN = 0x4384FFDF LENGTH = 0x20&lt;BR /&gt;}&lt;/P&gt;&lt;P&gt;&lt;BR /&gt;SECTIONS&lt;BR /&gt;{&lt;BR /&gt;&lt;BR /&gt;.sram :&lt;BR /&gt;{&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;KEEP(*(.core_loop))&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.startup)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.text.startup)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.text)&lt;BR /&gt;*(.text*)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.mcal_text)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;KEEP(*(.init))&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;KEEP(*(.fini))&lt;BR /&gt;&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.rodata)&lt;BR /&gt;*(.rodata*)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.mcal_const_cfg)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.mcal_const)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;__init_table = .;&lt;BR /&gt;KEEP(*(.init_table))&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;__zero_table = .;&lt;BR /&gt;KEEP(*(.zero_table))&lt;BR /&gt;&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.acfls_code_rom)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.aceep_code_rom)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.acmcu_code_rom)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.ramcode)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.data)&lt;BR /&gt;*(.data*)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.mcal_data)&lt;BR /&gt;. = ALIGN(16);&lt;BR /&gt;__sram_bss_start = .;&lt;BR /&gt;*(.bss)&lt;BR /&gt;*(.bss*)&lt;BR /&gt;. = ALIGN(16);&lt;BR /&gt;*(.mcal_bss)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;__sram_bss_end = .;&lt;BR /&gt;} &amp;gt; int_sram&lt;BR /&gt;&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;__sram_shareable_rom = .;&lt;/P&gt;&lt;P&gt;.non_cacheable :&lt;BR /&gt;{&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;KEEP(*(.int_results))&lt;BR /&gt;. += 0x100;&lt;BR /&gt;. = ALIGN(4096);&lt;BR /&gt;__interrupts_ram_start = .;&lt;BR /&gt;KEEP(*(.intc_vector))&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;__interrupts_ram_end = .;&lt;BR /&gt;. = ALIGN(16);&lt;BR /&gt;__non_cacheable_bss_start = .;&lt;BR /&gt;*(.mcal_bss_no_cacheable)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;__non_cacheable_bss_end = .;&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.mcal_data_no_cacheable)&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;*(.mcal_const_no_cacheable)&lt;BR /&gt;HSE_LOOP_ADDR = .;&lt;BR /&gt;LONG(0x0);&lt;BR /&gt;. = ALIGN(0x40000);&lt;BR /&gt;KEEP(*(.pfe_bmu_mem))&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;KEEP(*(.pfe_bd_mem))&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;KEEP(*(.pfe_buf_mem))&lt;BR /&gt;} &amp;gt; int_sram_no_cacheable&lt;BR /&gt;/* heap section */&lt;BR /&gt;.heap (NOLOAD):&lt;BR /&gt;{&lt;BR /&gt;. += ALIGN(4);&lt;BR /&gt;_end = .;&lt;BR /&gt;end = .;&lt;BR /&gt;_heap_start = .;&lt;BR /&gt;. += HEAP_SIZE;&lt;BR /&gt;_heap_end = .;&lt;BR /&gt;} &amp;gt; int_sram_no_cacheable&lt;/P&gt;&lt;P&gt;.llce_boot_end (NOLOAD) :&lt;BR /&gt;{&lt;BR /&gt;/* ------------------------------------ llce_boot_end sections ------------------------------------ */&lt;BR /&gt;. = ALIGN(0x4);&lt;BR /&gt;*(.llce_boot_end)&lt;BR /&gt;} &amp;gt; LLCE_BOOT_END&lt;/P&gt;&lt;P&gt;.can_43_llce_sharedmemory (NOLOAD) :&lt;BR /&gt;{&lt;BR /&gt;/* ------------------------------------ can_43_llce_sharedmemory sections ------------------------------------ */&lt;BR /&gt;. = ALIGN(0x4);&lt;BR /&gt;*(.can_43_llce_sharedmemory)&lt;BR /&gt;} &amp;gt; LLCE_CAN_SHAREDMEMORY&lt;/P&gt;&lt;P&gt;.lin_43_llce_sharedmemory (NOLOAD) :&lt;BR /&gt;{&lt;BR /&gt;/* ------------------------------------ lin_43_llce_sharedmemory sections ------------------------------------ */&lt;BR /&gt;. = ALIGN(0x4);&lt;BR /&gt;*(.lin_43_llce_sharedmemory)&lt;BR /&gt;} &amp;gt; LLCE_LIN_SHAREDMEMORY&lt;/P&gt;&lt;P&gt;.llce_meas_sharedmemory (NOLOAD) :&lt;BR /&gt;{&lt;BR /&gt;/* ------------------------------------ llce_meas_sharedmemory sections ------------------------------------ */&lt;BR /&gt;. = ALIGN(0x4);&lt;BR /&gt;*(.llce_meas_sharedmemory)&lt;BR /&gt;} &amp;gt; LLCE_MEAS_SHAREDMEMORY&lt;/P&gt;&lt;P&gt;.shareable_ram_bss (NOLOAD):&lt;BR /&gt;{&lt;BR /&gt;. = ALIGN(16);&lt;BR /&gt;__shareable_bss_start = .;&lt;BR /&gt;KEEP(*(.mcal_shared_bss))&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;__shareable_bss_end = .;&lt;BR /&gt;} &amp;gt; int_sram_shareable&lt;/P&gt;&lt;P&gt;.shareable_ram_data : AT(__sram_shareable_rom)&lt;BR /&gt;{&lt;BR /&gt;. = ALIGN(16);&lt;BR /&gt;__shareable_data_start = .;&lt;BR /&gt;KEEP(*(.mcal_shared_data))&lt;BR /&gt;. = ALIGN(4);&lt;BR /&gt;__shareable_data_end = .;&lt;BR /&gt;} &amp;gt; int_sram_shareable&lt;BR /&gt;&lt;BR /&gt;__sram_shareable_rom_end = __sram_shareable_rom + (__shareable_data_end - __shareable_data_start);&lt;/P&gt;&lt;P&gt;__Stack_end_c0 = ORIGIN(int_sram_stack_c0);&lt;BR /&gt;__Stack_start_c0 = ORIGIN(int_sram_stack_c0) + LENGTH(int_sram_stack_c0);&lt;BR /&gt;__Stack_end_c1 = ORIGIN(int_sram_stack_c1);&lt;BR /&gt;__Stack_start_c1 = ORIGIN(int_sram_stack_c1) + LENGTH(int_sram_stack_c1);&lt;BR /&gt;__Stack_end_c2 = ORIGIN(int_sram_stack_c2);&lt;BR /&gt;__Stack_start_c2 = ORIGIN(int_sram_stack_c2) + LENGTH(int_sram_stack_c2);&lt;BR /&gt;__Stack_end_c3 = 0;&lt;BR /&gt;__Stack_start_c3 = 0;&lt;BR /&gt;&lt;BR /&gt;__INT_SRAM_START = ORIGIN(int_sram);&lt;BR /&gt;__INT_SRAM_END = ORIGIN(ram_rsvd2);&lt;BR /&gt;&lt;BR /&gt;__INT_ITCM_START = ORIGIN(int_itcm);&lt;BR /&gt;__INT_ITCM_END = ORIGIN(int_itcm) + LENGTH(int_itcm);&lt;BR /&gt;&lt;BR /&gt;__INT_DTCM_START = ORIGIN(int_dtcm);&lt;BR /&gt;__INT_DTCM_END = ORIGIN(int_dtcm) + LENGTH(int_dtcm);&lt;BR /&gt;&lt;BR /&gt;__RAM_SHAREABLE_START = ORIGIN(int_sram_shareable);&lt;BR /&gt;__RAM_SHAREABLE_END = ORIGIN(int_sram_shareable) + LENGTH(int_sram_shareable) - 1;&lt;BR /&gt;__ROM_SHAREABLE_START = __sram_shareable_rom;&lt;BR /&gt;__ROM_SHAREABLE_END = __sram_shareable_rom_end;&lt;BR /&gt;__RAM_NO_CACHEABLE_START = ORIGIN(int_sram_no_cacheable);&lt;BR /&gt;__RAM_NO_CACHEABLE_END = ORIGIN(int_sram_no_cacheable) + LENGTH(int_sram_no_cacheable) - 1;&lt;BR /&gt;__ROM_NO_CACHEABLE_START = 0;&lt;BR /&gt;__ROM_NO_CACHEABLE_END = 0;&lt;BR /&gt;__RAM_CACHEABLE_START = ORIGIN(int_sram);&lt;BR /&gt;__RAM_CACHEABLE_END = ORIGIN(int_sram) + LENGTH(int_sram) - 1;&lt;BR /&gt;__ROM_CACHEABLE_START = 0;&lt;BR /&gt;__ROM_CACHEABLE_END = 0;&lt;BR /&gt;&lt;BR /&gt;__BSS_SRAM_START = __sram_bss_start;&lt;BR /&gt;__BSS_SRAM_END = __sram_bss_end;&lt;BR /&gt;__BSS_SRAM_SIZE = __sram_bss_end - __sram_bss_start;&lt;BR /&gt;&lt;BR /&gt;__BSS_SRAM_NC_START = __non_cacheable_bss_start;&lt;BR /&gt;__BSS_SRAM_NC_SIZE = __non_cacheable_bss_end - __non_cacheable_bss_start;&lt;BR /&gt;__BSS_SRAM_NC_END = __non_cacheable_bss_end;&lt;/P&gt;&lt;P&gt;__BSS_SRAM_SH_START = __shareable_bss_start;&lt;BR /&gt;__BSS_SRAM_SH_SIZE = __shareable_bss_end - __shareable_bss_start;&lt;BR /&gt;__BSS_SRAM_SH_END = __shareable_bss_end;&lt;/P&gt;&lt;P&gt;__RAM_INTERRUPT_START = __interrupts_ram_start;&lt;BR /&gt;__ROM_INTERRUPT_START = 0;&lt;BR /&gt;__ROM_INTERRUPT_END = 0;&lt;/P&gt;&lt;P&gt;__INIT_TABLE = __init_table;&lt;BR /&gt;__ZERO_TABLE = __zero_table;&lt;BR /&gt;&lt;BR /&gt;__RAM_INIT = 0;&lt;BR /&gt;__ITCM_INIT = 0;&lt;BR /&gt;__DTCM_INIT = 1;&lt;BR /&gt;/* Discard boot header in RAM */&lt;BR /&gt;/DISCARD/ : { *(.boot_header) }&lt;/P&gt;&lt;P&gt;}&lt;/P&gt;&lt;P&gt;Is this error is Linker error or Memory issue - i will add Map in attachments.&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;</description>
      <pubDate>Tue, 09 May 2023 10:53:05 GMT</pubDate>
      <guid>https://community.nxp.com/t5/S32-Design-Studio/Ld-error-undefined-reference-to-Eth-43-PFE-Config-in-S32DS-3-4/m-p/1647101#M10110</guid>
      <dc:creator>viswa_kondapall</dc:creator>
      <dc:date>2023-05-09T10:53:05Z</dc:date>
    </item>
    <item>
      <title>Re: Ld error: undefined reference to `Eth_43_PFE_Config' in S32DS 3.4</title>
      <link>https://community.nxp.com/t5/S32-Design-Studio/Ld-error-undefined-reference-to-Eth-43-PFE-Config-in-S32DS-3-4/m-p/1647596#M10119</link>
      <description>&lt;P&gt;Hi Viswanath&lt;/P&gt;&lt;P&gt;Hope you are doing well&lt;/P&gt;&lt;P&gt;You are using can2can example code as reference and adding pfe in it. Can you tell us what is your goal ?&lt;/P&gt;&lt;P&gt;i mean you adding to develop can2eth ? or else&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;Regards ,&lt;/P&gt;&lt;P&gt;Tushar&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;</description>
      <pubDate>Wed, 10 May 2023 05:37:05 GMT</pubDate>
      <guid>https://community.nxp.com/t5/S32-Design-Studio/Ld-error-undefined-reference-to-Eth-43-PFE-Config-in-S32DS-3-4/m-p/1647596#M10119</guid>
      <dc:creator>nxf92355</dc:creator>
      <dc:date>2023-05-10T05:37:05Z</dc:date>
    </item>
    <item>
      <title>Re: Ld error: undefined reference to `Eth_43_PFE_Config' in S32DS 3.4</title>
      <link>https://community.nxp.com/t5/S32-Design-Studio/Ld-error-undefined-reference-to-Eth-43-PFE-Config-in-S32DS-3-4/m-p/1647604#M10120</link>
      <description>&lt;P&gt;The error message suggests that there is an undefined reference to Eth_43_PFE_Config in the Eth_43_PFE_Init function in the Eth_43_PFE.c file. This error is likely due to a missing function definition or library.&lt;/P&gt;&lt;P&gt;Here are some steps you can take to troubleshoot the issue:&lt;/P&gt;&lt;P&gt;Check if the function Eth_43_PFE_Config is defined in any of the source files or included libraries. If it is not defined, you will need to provide a definition for it.&lt;/P&gt;&lt;P&gt;Make sure that all necessary source files and libraries are included in the project build. It is possible that the library containing the definition of Eth_43_PFE_Config is not being linked properly.&lt;/P&gt;&lt;P&gt;Check the build configuration settings to ensure that the appropriate libraries and include directories are specified.&lt;/P&gt;&lt;P&gt;If you have made any changes to the project configuration or source code, try reverting them to the original state and see if the error persists.&lt;/P&gt;&lt;P&gt;If the error still persists, try reaching out to the CAN2CAN reference project or PFE support team for further assistance. They may have encountered similar issues and can provide guidance on how to resolve them.&lt;/P&gt;&lt;P&gt;Regards,&lt;/P&gt;&lt;P&gt;Rachel Gomez&lt;/P&gt;</description>
      <pubDate>Wed, 10 May 2023 05:48:49 GMT</pubDate>
      <guid>https://community.nxp.com/t5/S32-Design-Studio/Ld-error-undefined-reference-to-Eth-43-PFE-Config-in-S32DS-3-4/m-p/1647604#M10120</guid>
      <dc:creator>RachelGomez123</dc:creator>
      <dc:date>2023-05-10T05:48:49Z</dc:date>
    </item>
  </channel>
</rss>

