<?xml version="1.0" encoding="UTF-8"?>
<rss xmlns:content="http://purl.org/rss/1.0/modules/content/" xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:rdf="http://www.w3.org/1999/02/22-rdf-syntax-ns#" xmlns:taxo="http://purl.org/rss/1.0/modules/taxonomy/" version="2.0">
  <channel>
    <title>topic Re: LS1043A Clocking Query in QorIQ</title>
    <link>https://community.nxp.com/t5/QorIQ/LS1043A-Clocking-Query/m-p/598748#M3918</link>
    <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Which SerDes protocol is in question?&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
    <pubDate>Fri, 03 Feb 2017 07:08:30 GMT</pubDate>
    <dc:creator>ufedor</dc:creator>
    <dc:date>2017-02-03T07:08:30Z</dc:date>
    <item>
      <title>LS1043A Clocking Query</title>
      <link>https://community.nxp.com/t5/QorIQ/LS1043A-Clocking-Query/m-p/598747#M3917</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Hi,&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;We are using LS1043A. We are using&amp;nbsp;&lt;/P&gt;&lt;P&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;- DIFF_SYSCLK/DIFF_SYSCLK_B input as 100MHz for internal clock&lt;/P&gt;&lt;P&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;-&amp;nbsp;SD1_REF_CLK1_P/SD1_REF_CLK1_N input as 156.25MHz for XFI&lt;/P&gt;&lt;P&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;-&amp;nbsp;SD1_REF_CLK2_P/SD1_REF_CLK2_N input as 100MHz for PCIe Gen2.0&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;My query is shall we provide SerDes clock inputs alone after the completion of processor boot up? After the processor has boot up we need to use Lane 0 as XFI/SGMII (2.5G) and Lane [2:3] as PCIe for Gen2.0 operation.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Please confirm that whether SerDes clocks are necessary for Processor boot up?&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Thanks&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Fri, 03 Feb 2017 06:46:03 GMT</pubDate>
      <guid>https://community.nxp.com/t5/QorIQ/LS1043A-Clocking-Query/m-p/598747#M3917</guid>
      <dc:creator>logeshs</dc:creator>
      <dc:date>2017-02-03T06:46:03Z</dc:date>
    </item>
    <item>
      <title>Re: LS1043A Clocking Query</title>
      <link>https://community.nxp.com/t5/QorIQ/LS1043A-Clocking-Query/m-p/598748#M3918</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Which SerDes protocol is in question?&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Fri, 03 Feb 2017 07:08:30 GMT</pubDate>
      <guid>https://community.nxp.com/t5/QorIQ/LS1043A-Clocking-Query/m-p/598748#M3918</guid>
      <dc:creator>ufedor</dc:creator>
      <dc:date>2017-02-03T07:08:30Z</dc:date>
    </item>
    <item>
      <title>Re: LS1043A Clocking Query</title>
      <link>https://community.nxp.com/t5/QorIQ/LS1043A-Clocking-Query/m-p/598749#M3919</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Both the SerDes XFI/SGMII (PLL1) and PCIe (PLL2). shall we provide clock for both PLL1 and PLL2 after processor boot up?&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Fri, 03 Feb 2017 07:15:07 GMT</pubDate>
      <guid>https://community.nxp.com/t5/QorIQ/LS1043A-Clocking-Query/m-p/598749#M3919</guid>
      <dc:creator>logeshs</dc:creator>
      <dc:date>2017-02-03T07:15:07Z</dc:date>
    </item>
    <item>
      <title>Re: LS1043A Clocking Query</title>
      <link>https://community.nxp.com/t5/QorIQ/LS1043A-Clocking-Query/m-p/598750#M3920</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;The reference clocks must be provided before PORESET_B deassertion and be stable during the processor operation.&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Fri, 03 Feb 2017 07:19:08 GMT</pubDate>
      <guid>https://community.nxp.com/t5/QorIQ/LS1043A-Clocking-Query/m-p/598750#M3920</guid>
      <dc:creator>ufedor</dc:creator>
      <dc:date>2017-02-03T07:19:08Z</dc:date>
    </item>
  </channel>
</rss>

