<?xml version="1.0" encoding="UTF-8"?>
<rss xmlns:content="http://purl.org/rss/1.0/modules/content/" xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:rdf="http://www.w3.org/1999/02/22-rdf-syntax-ns#" xmlns:taxo="http://purl.org/rss/1.0/modules/taxonomy/" version="2.0">
  <channel>
    <title>topic Re: IMX6SOLO  MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02  PULL DOWN in U-Boot in Processor Expert Software</title>
    <link>https://community.nxp.com/t5/Processor-Expert-Software/IMX6SOLO-MX6QDL-PAD-DI0-PIN2-IPU1-DI0-PIN02-PULL-DOWN-in-U-Boot/m-p/1377091#M4917</link>
    <description>&lt;P&gt;Hi Igor,&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;I forgot to mention that the screen is operational.&lt;/P&gt;&lt;P&gt;The images are displayed correctly on the screen. It is only when u-boot starts that the HSYNC signal is high and this affects the screen's power-on sequence. We also have the same problem on another processor: IMX6ULL. The routing of the board is correct.&lt;/P&gt;&lt;P&gt;&lt;BR /&gt;Three signals are in bad state at boot time (during u-boot) DI0_PIN2 (HSYNC), DI0_PIN3 VSYNC, and DI0_PIN15 (RGB_DEN). All these pins must be in pull down mode but they are pull up.&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;&lt;BR /&gt;These 3 pins are configured in pull down mode in u-boot in the iomuxc node:&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;&amp;amp;iomuxc {&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;u-boot,dm-pre-proper;&lt;BR /&gt;pinctrl-names = "default";&lt;BR /&gt;pinctrl-0 = &amp;lt;&amp;amp;BOARD_InitPins&amp;gt;;&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;imx6s-board {&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;BOARD_InitPins: BOARD_InitPinsgrp { /*!&amp;lt; Function assigned for the core: Cortex-A9[ca9] */&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;fsl,pins = &amp;lt;&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;MX6QDL_PAD_EIM_DA0__SRC_BOOT_CFG00 0x0000B0B1&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;.......&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x000130B0&lt;BR /&gt;MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x000130B0&lt;BR /&gt;MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x000130B0&lt;BR /&gt;MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x000130B0&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;&amp;gt;;&lt;BR /&gt;};&lt;/P&gt;&lt;P&gt;&lt;span class="lia-inline-image-display-wrapper lia-image-align-inline" image-alt="guillaume_costa_0-1637845897427.png" style="width: 400px;"&gt;&lt;img src="https://community.nxp.com/t5/image/serverpage/image-id/163229i5B19B13D98194AD6/image-size/medium?v=v2&amp;amp;px=400" role="button" title="guillaume_costa_0-1637845897427.png" alt="guillaume_costa_0-1637845897427.png" /&gt;&lt;/span&gt;&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;Best regards&lt;/P&gt;&lt;P&gt;Guillaume&lt;/P&gt;</description>
    <pubDate>Thu, 25 Nov 2021 13:11:39 GMT</pubDate>
    <dc:creator>guillaume_costa</dc:creator>
    <dc:date>2021-11-25T13:11:39Z</dc:date>
    <item>
      <title>IMX6SOLO  MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02  PULL DOWN in U-Boot</title>
      <link>https://community.nxp.com/t5/Processor-Expert-Software/IMX6SOLO-MX6QDL-PAD-DI0-PIN2-IPU1-DI0-PIN02-PULL-DOWN-in-U-Boot/m-p/1375703#M4906</link>
      <description>&lt;P&gt;Hi,&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;I Want to set this pin in pull down mode during u-boot phase start-up to respect the display sequence power on. When I measure the signal, directly at the output of the PIN, it is in pull up state.&lt;/P&gt;&lt;P&gt;You can find here my u-boot dtsi configuration :&lt;/P&gt;&lt;P&gt;&amp;amp;iomuxc {&lt;/P&gt;&lt;P&gt;u-boot,dm-pre-proper;&lt;BR /&gt;pinctrl-names = "default";&lt;BR /&gt;pinctrl-0 = &amp;lt;&amp;amp;BOARD_InitPins&amp;gt;;&lt;/P&gt;&lt;P&gt;imx6s-board {&lt;/P&gt;&lt;P&gt;BOARD_InitPins: BOARD_InitPinsgrp { /*!&amp;lt; Function assigned for the core: Cortex-A9[ca9] */&lt;/P&gt;&lt;P&gt;fsl,pins = &amp;lt;&lt;BR /&gt;MX6QDL_PAD_EIM_DA0__SRC_BOOT_CFG00 0x0000B0B1&lt;BR /&gt;MX6QDL_PAD_EIM_DA1__SRC_BOOT_CFG01 0x0000B0B1&lt;/P&gt;&lt;P&gt;......&lt;/P&gt;&lt;P&gt;&lt;BR /&gt;/*RGB PINS*/&lt;BR /&gt;......&lt;BR /&gt;MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x000130B0&lt;BR /&gt;........&lt;BR /&gt;&lt;BR /&gt;&lt;BR /&gt;};&lt;BR /&gt;};&lt;BR /&gt;&lt;BR /&gt;&lt;/P&gt;&lt;P&gt;If you have any idea.&lt;/P&gt;&lt;P&gt;Thank you for the help&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;Guillaume&lt;/P&gt;</description>
      <pubDate>Tue, 23 Nov 2021 16:31:13 GMT</pubDate>
      <guid>https://community.nxp.com/t5/Processor-Expert-Software/IMX6SOLO-MX6QDL-PAD-DI0-PIN2-IPU1-DI0-PIN02-PULL-DOWN-in-U-Boot/m-p/1375703#M4906</guid>
      <dc:creator>guillaume_costa</dc:creator>
      <dc:date>2021-11-23T16:31:13Z</dc:date>
    </item>
    <item>
      <title>Re: IMX6SOLO  MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02  PULL DOWN in U-Boot</title>
      <link>https://community.nxp.com/t5/Processor-Expert-Software/IMX6SOLO-MX6QDL-PAD-DI0-PIN2-IPU1-DI0-PIN02-PULL-DOWN-in-U-Boot/m-p/1375832#M4907</link>
      <description>&lt;P&gt;Hi Guillaume&lt;/P&gt;
&lt;P&gt;&amp;nbsp;&lt;/P&gt;
&lt;P&gt;dtsi configuration looks as correct, reason may be that lcd has internally more strong pull-up&lt;/P&gt;
&lt;P&gt;resistor than i.MX6S 100K Ohm pull down.&lt;/P&gt;
&lt;P&gt;&amp;nbsp;&lt;/P&gt;
&lt;P&gt;Best regards&lt;BR /&gt;igor&lt;/P&gt;</description>
      <pubDate>Tue, 23 Nov 2021 23:27:48 GMT</pubDate>
      <guid>https://community.nxp.com/t5/Processor-Expert-Software/IMX6SOLO-MX6QDL-PAD-DI0-PIN2-IPU1-DI0-PIN02-PULL-DOWN-in-U-Boot/m-p/1375832#M4907</guid>
      <dc:creator>igorpadykov</dc:creator>
      <dc:date>2021-11-23T23:27:48Z</dc:date>
    </item>
    <item>
      <title>Re: IMX6SOLO  MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02  PULL DOWN in U-Boot</title>
      <link>https://community.nxp.com/t5/Processor-Expert-Software/IMX6SOLO-MX6QDL-PAD-DI0-PIN2-IPU1-DI0-PIN02-PULL-DOWN-in-U-Boot/m-p/1376427#M4909</link>
      <description>&lt;P&gt;Thank you for the answer.&lt;/P&gt;</description>
      <pubDate>Wed, 24 Nov 2021 16:18:26 GMT</pubDate>
      <guid>https://community.nxp.com/t5/Processor-Expert-Software/IMX6SOLO-MX6QDL-PAD-DI0-PIN2-IPU1-DI0-PIN02-PULL-DOWN-in-U-Boot/m-p/1376427#M4909</guid>
      <dc:creator>guillaume_costa</dc:creator>
      <dc:date>2021-11-24T16:18:26Z</dc:date>
    </item>
    <item>
      <title>Re: IMX6SOLO  MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02  PULL DOWN in U-Boot</title>
      <link>https://community.nxp.com/t5/Processor-Expert-Software/IMX6SOLO-MX6QDL-PAD-DI0-PIN2-IPU1-DI0-PIN02-PULL-DOWN-in-U-Boot/m-p/1376945#M4914</link>
      <description>&lt;P&gt;I made the test without the screen plugged, so without any possible pull up resistor connected to the screen, The signal output is pull up even with the screen not plugged.&lt;/P&gt;&lt;P&gt;Guillaume&lt;/P&gt;</description>
      <pubDate>Thu, 25 Nov 2021 09:42:11 GMT</pubDate>
      <guid>https://community.nxp.com/t5/Processor-Expert-Software/IMX6SOLO-MX6QDL-PAD-DI0-PIN2-IPU1-DI0-PIN02-PULL-DOWN-in-U-Boot/m-p/1376945#M4914</guid>
      <dc:creator>guillaume_costa</dc:creator>
      <dc:date>2021-11-25T09:42:11Z</dc:date>
    </item>
    <item>
      <title>Re: IMX6SOLO  MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02  PULL DOWN in U-Boot</title>
      <link>https://community.nxp.com/t5/Processor-Expert-Software/IMX6SOLO-MX6QDL-PAD-DI0-PIN2-IPU1-DI0-PIN02-PULL-DOWN-in-U-Boot/m-p/1376999#M4916</link>
      <description>&lt;P&gt;suggest to connect jtag debugger and toggle pin (configure as gpio), probably it is shorted to&lt;/P&gt;
&lt;P&gt;other signal.&lt;/P&gt;
&lt;P&gt;&amp;nbsp;&lt;/P&gt;
&lt;P&gt;Best regards&lt;BR /&gt;igor&lt;/P&gt;</description>
      <pubDate>Thu, 25 Nov 2021 10:45:01 GMT</pubDate>
      <guid>https://community.nxp.com/t5/Processor-Expert-Software/IMX6SOLO-MX6QDL-PAD-DI0-PIN2-IPU1-DI0-PIN02-PULL-DOWN-in-U-Boot/m-p/1376999#M4916</guid>
      <dc:creator>igorpadykov</dc:creator>
      <dc:date>2021-11-25T10:45:01Z</dc:date>
    </item>
    <item>
      <title>Re: IMX6SOLO  MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02  PULL DOWN in U-Boot</title>
      <link>https://community.nxp.com/t5/Processor-Expert-Software/IMX6SOLO-MX6QDL-PAD-DI0-PIN2-IPU1-DI0-PIN02-PULL-DOWN-in-U-Boot/m-p/1377091#M4917</link>
      <description>&lt;P&gt;Hi Igor,&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;I forgot to mention that the screen is operational.&lt;/P&gt;&lt;P&gt;The images are displayed correctly on the screen. It is only when u-boot starts that the HSYNC signal is high and this affects the screen's power-on sequence. We also have the same problem on another processor: IMX6ULL. The routing of the board is correct.&lt;/P&gt;&lt;P&gt;&lt;BR /&gt;Three signals are in bad state at boot time (during u-boot) DI0_PIN2 (HSYNC), DI0_PIN3 VSYNC, and DI0_PIN15 (RGB_DEN). All these pins must be in pull down mode but they are pull up.&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;&lt;BR /&gt;These 3 pins are configured in pull down mode in u-boot in the iomuxc node:&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;&amp;amp;iomuxc {&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;u-boot,dm-pre-proper;&lt;BR /&gt;pinctrl-names = "default";&lt;BR /&gt;pinctrl-0 = &amp;lt;&amp;amp;BOARD_InitPins&amp;gt;;&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;imx6s-board {&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;BOARD_InitPins: BOARD_InitPinsgrp { /*!&amp;lt; Function assigned for the core: Cortex-A9[ca9] */&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;fsl,pins = &amp;lt;&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;MX6QDL_PAD_EIM_DA0__SRC_BOOT_CFG00 0x0000B0B1&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;.......&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x000130B0&lt;BR /&gt;MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x000130B0&lt;BR /&gt;MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x000130B0&lt;BR /&gt;MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x000130B0&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;&amp;gt;;&lt;BR /&gt;};&lt;/P&gt;&lt;P&gt;&lt;span class="lia-inline-image-display-wrapper lia-image-align-inline" image-alt="guillaume_costa_0-1637845897427.png" style="width: 400px;"&gt;&lt;img src="https://community.nxp.com/t5/image/serverpage/image-id/163229i5B19B13D98194AD6/image-size/medium?v=v2&amp;amp;px=400" role="button" title="guillaume_costa_0-1637845897427.png" alt="guillaume_costa_0-1637845897427.png" /&gt;&lt;/span&gt;&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;Best regards&lt;/P&gt;&lt;P&gt;Guillaume&lt;/P&gt;</description>
      <pubDate>Thu, 25 Nov 2021 13:11:39 GMT</pubDate>
      <guid>https://community.nxp.com/t5/Processor-Expert-Software/IMX6SOLO-MX6QDL-PAD-DI0-PIN2-IPU1-DI0-PIN02-PULL-DOWN-in-U-Boot/m-p/1377091#M4917</guid>
      <dc:creator>guillaume_costa</dc:creator>
      <dc:date>2021-11-25T13:11:39Z</dc:date>
    </item>
    <item>
      <title>Re: IMX6SOLO  MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02  PULL DOWN in U-Boot</title>
      <link>https://community.nxp.com/t5/Processor-Expert-Software/IMX6SOLO-MX6QDL-PAD-DI0-PIN2-IPU1-DI0-PIN02-PULL-DOWN-in-U-Boot/m-p/1380590#M4920</link>
      <description>&lt;P&gt;suggest to connect jtag debugger and toggle pin (configure as gpio), probably it is shorted to&lt;/P&gt;&lt;P&gt;other signal.&amp;nbsp;&lt;A href="https://www.treasurebox.co.nz/furniture/bedroom-furniture/bedside-tables.html" target="_self"&gt;&lt;STRONG&gt;&lt;SPAN&gt;Bedside Tables&lt;/SPAN&gt;&lt;/STRONG&gt;&lt;/A&gt;&lt;/P&gt;</description>
      <pubDate>Thu, 02 Dec 2021 11:31:14 GMT</pubDate>
      <guid>https://community.nxp.com/t5/Processor-Expert-Software/IMX6SOLO-MX6QDL-PAD-DI0-PIN2-IPU1-DI0-PIN02-PULL-DOWN-in-U-Boot/m-p/1380590#M4920</guid>
      <dc:creator>xapore82</dc:creator>
      <dc:date>2021-12-02T11:31:14Z</dc:date>
    </item>
    <item>
      <title>Re: IMX6SOLO  MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02  PULL DOWN in U-Boot</title>
      <link>https://community.nxp.com/t5/Processor-Expert-Software/IMX6SOLO-MX6QDL-PAD-DI0-PIN2-IPU1-DI0-PIN02-PULL-DOWN-in-U-Boot/m-p/1723486#M5703</link>
      <description>&lt;P&gt;&lt;SPAN&gt;To set the pin in pull-down mode during U-Boot phase startup, modify the value of MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 in the BOARD_InitPins section of your dtsi file from 0x000130B0 to 0x000120B0. Recompile and update the device tree binary (dtb) file for the changes to take effect. Let me know if you have more questions. &lt;A href="https://livingspace.co.nz/product-category/carports/" target="_self"&gt;Carports&lt;/A&gt;&lt;/SPAN&gt;&lt;/P&gt;</description>
      <pubDate>Fri, 15 Sep 2023 01:09:31 GMT</pubDate>
      <guid>https://community.nxp.com/t5/Processor-Expert-Software/IMX6SOLO-MX6QDL-PAD-DI0-PIN2-IPU1-DI0-PIN02-PULL-DOWN-in-U-Boot/m-p/1723486#M5703</guid>
      <dc:creator>Livingspace81</dc:creator>
      <dc:date>2023-09-15T01:09:31Z</dc:date>
    </item>
  </channel>
</rss>

