<?xml version="1.0" encoding="UTF-8"?>
<rss xmlns:content="http://purl.org/rss/1.0/modules/content/" xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:rdf="http://www.w3.org/1999/02/22-rdf-syntax-ns#" xmlns:taxo="http://purl.org/rss/1.0/modules/taxonomy/" version="2.0">
  <channel>
    <title>LPC MicrocontrollersのトピックRe: Ethernet clock source</title>
    <link>https://community.nxp.com/t5/LPC-Microcontrollers/Ethernet-clock-source/m-p/522906#M5542</link>
    <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;STRONG&gt;Content originally posted in LPCWare by wellsk on Wed May 15 11:58:00 MST 2013&lt;/STRONG&gt;&lt;BR /&gt;&lt;P&gt;For the LPC407x only...&lt;/P&gt;&lt;BR /&gt;&lt;P&gt;For general clocking when enabling the ethernet clock via the System and Clock Control block, it's CCLK. MDIO data transfer is via the ethernet RX_CLK/TX_CLK pin clocking (usually 25MHz (MII) or 50MHz (RMII). Internal data transfers (DMA descriptors and buffers) are on the internal AHB bus at CCLK rate.&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
    <pubDate>Wed, 15 Jun 2016 16:41:44 GMT</pubDate>
    <dc:creator>lpcware</dc:creator>
    <dc:date>2016-06-15T16:41:44Z</dc:date>
    <item>
      <title>Ethernet clock source</title>
      <link>https://community.nxp.com/t5/LPC-Microcontrollers/Ethernet-clock-source/m-p/522905#M5541</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;STRONG&gt;Content originally posted in LPCWare by leojose on Wed May 15 00:28:27 MST 2013&lt;/STRONG&gt;&lt;BR /&gt;&lt;SPAN&gt;&amp;lt;p class="MsoNormal" style="margin: 0in 0in 0pt;"&amp;gt;&amp;lt;span style="color: #1f497d;"&amp;gt;&amp;lt;span style="font-size: small;"&amp;gt;&amp;lt;span style="font-family: Calibri;"&amp;gt;In LPC4076(and other relevant NXP MCUs), which clock drives the Ethernet module? Is it the &amp;lt;strong&amp;gt;cclk&amp;lt;/strong&amp;gt;?&amp;lt;/span&amp;gt;&amp;lt;/span&amp;gt;&amp;lt;/span&amp;gt;&lt;/SPAN&gt;&lt;BR /&gt;&lt;SPAN&gt;&amp;lt;p class="MsoNormal" style="margin: 0in 0in 0pt;"&amp;gt;&amp;lt;span style="color: #1f497d;"&amp;gt;&amp;lt;/span&amp;gt;&amp;lt;span style="font-family: 'Calibri','sans-serif'; color: #1f497d; font-size: 11pt; mso-fareast-font-family: Calibri; mso-fareast-theme-font: minor-latin; mso-ansi-language: EN-US; mso-fareast-language: EN-US; mso-bidi-language: AR-SA;"&amp;gt;What is the minimum value of cclk required to drive the Ethernet module?&amp;lt;/span&amp;gt;&lt;/SPAN&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Wed, 15 Jun 2016 16:41:43 GMT</pubDate>
      <guid>https://community.nxp.com/t5/LPC-Microcontrollers/Ethernet-clock-source/m-p/522905#M5541</guid>
      <dc:creator>lpcware</dc:creator>
      <dc:date>2016-06-15T16:41:43Z</dc:date>
    </item>
    <item>
      <title>Re: Ethernet clock source</title>
      <link>https://community.nxp.com/t5/LPC-Microcontrollers/Ethernet-clock-source/m-p/522906#M5542</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;STRONG&gt;Content originally posted in LPCWare by wellsk on Wed May 15 11:58:00 MST 2013&lt;/STRONG&gt;&lt;BR /&gt;&lt;P&gt;For the LPC407x only...&lt;/P&gt;&lt;BR /&gt;&lt;P&gt;For general clocking when enabling the ethernet clock via the System and Clock Control block, it's CCLK. MDIO data transfer is via the ethernet RX_CLK/TX_CLK pin clocking (usually 25MHz (MII) or 50MHz (RMII). Internal data transfers (DMA descriptors and buffers) are on the internal AHB bus at CCLK rate.&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Wed, 15 Jun 2016 16:41:44 GMT</pubDate>
      <guid>https://community.nxp.com/t5/LPC-Microcontrollers/Ethernet-clock-source/m-p/522906#M5542</guid>
      <dc:creator>lpcware</dc:creator>
      <dc:date>2016-06-15T16:41:44Z</dc:date>
    </item>
    <item>
      <title>Re: Ethernet clock source</title>
      <link>https://community.nxp.com/t5/LPC-Microcontrollers/Ethernet-clock-source/m-p/522907#M5543</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;STRONG&gt;Content originally posted in LPCWare by leojose on Wed May 15 21:57:12 MST 2013&lt;/STRONG&gt;&lt;BR /&gt;&lt;P&gt;In that case,&amp;nbsp;is there a&amp;nbsp;minimum cclk freq at which the Ethernet module will operate correctly? Or can we simply say -&amp;nbsp;lower is&amp;nbsp;the cclk lesser is the MCU response time?&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Wed, 15 Jun 2016 16:41:45 GMT</pubDate>
      <guid>https://community.nxp.com/t5/LPC-Microcontrollers/Ethernet-clock-source/m-p/522907#M5543</guid>
      <dc:creator>lpcware</dc:creator>
      <dc:date>2016-06-15T16:41:45Z</dc:date>
    </item>
  </channel>
</rss>

