<?xml version="1.0" encoding="UTF-8"?>
<rss xmlns:content="http://purl.org/rss/1.0/modules/content/" xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:rdf="http://www.w3.org/1999/02/22-rdf-syntax-ns#" xmlns:taxo="http://purl.org/rss/1.0/modules/taxonomy/" version="2.0">
  <channel>
    <title>LPC MicrocontrollersのトピックRe: LPC4330 PLL1</title>
    <link>https://community.nxp.com/t5/LPC-Microcontrollers/LPC4330-PLL1/m-p/588288#M21776</link>
    <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Hi Tom,&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;The AUTOBLOCK flag prevents glitches of the output clock when switching from one input clock to another. Glitches may otherwise occur depending on the phase relation of the old and new clock. It is recommended to always use autoblocking.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Hope it helps!&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Best Regards,&lt;BR /&gt;Carlos Mendoza&lt;BR /&gt;Technical Support Engineer&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
    <pubDate>Fri, 07 Oct 2016 14:53:34 GMT</pubDate>
    <dc:creator>Carlos_Mendoza</dc:creator>
    <dc:date>2016-10-07T14:53:34Z</dc:date>
    <item>
      <title>LPC4330 PLL1</title>
      <link>https://community.nxp.com/t5/LPC-Microcontrollers/LPC4330-PLL1/m-p/588287#M21775</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P style="margin: 0in 0in 0pt;"&gt;&lt;SPAN style="color: #000000; font-family: Calibri; font-size: medium;"&gt;I’m having quite a bit of trouble changing the PLL1 clock frequency. Refer to the PLL1 Control Register on page 185 of the User Manual. Bit 11 is the “AUTOBLOCK” bit. I can’t find a description of this bit in the User Manual. What should this bit equal when I’m trying to change the BASE_M4_CLK frequency (see page 166 of the User Manual)?&lt;/SPAN&gt;&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Fri, 02 Sep 2016 16:58:10 GMT</pubDate>
      <guid>https://community.nxp.com/t5/LPC-Microcontrollers/LPC4330-PLL1/m-p/588287#M21775</guid>
      <dc:creator>tomsaluzzo</dc:creator>
      <dc:date>2016-09-02T16:58:10Z</dc:date>
    </item>
    <item>
      <title>Re: LPC4330 PLL1</title>
      <link>https://community.nxp.com/t5/LPC-Microcontrollers/LPC4330-PLL1/m-p/588288#M21776</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Hi Tom,&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;The AUTOBLOCK flag prevents glitches of the output clock when switching from one input clock to another. Glitches may otherwise occur depending on the phase relation of the old and new clock. It is recommended to always use autoblocking.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Hope it helps!&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Best Regards,&lt;BR /&gt;Carlos Mendoza&lt;BR /&gt;Technical Support Engineer&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Fri, 07 Oct 2016 14:53:34 GMT</pubDate>
      <guid>https://community.nxp.com/t5/LPC-Microcontrollers/LPC4330-PLL1/m-p/588288#M21776</guid>
      <dc:creator>Carlos_Mendoza</dc:creator>
      <dc:date>2016-10-07T14:53:34Z</dc:date>
    </item>
  </channel>
</rss>

