<?xml version="1.0" encoding="UTF-8"?>
<rss xmlns:content="http://purl.org/rss/1.0/modules/content/" xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:rdf="http://www.w3.org/1999/02/22-rdf-syntax-ns#" xmlns:taxo="http://purl.org/rss/1.0/modules/taxonomy/" version="2.0">
  <channel>
    <title>i.MX Processors中的主题 Re: What is the recommendation when using JTAG boundary scan but not using PCIe on iMX7 ?</title>
    <link>https://community.nxp.com/t5/i-MX-Processors/What-is-the-recommendation-when-using-JTAG-boundary-scan-but-not/m-p/604745#M91120</link>
    <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Can be either grounded through a resistor or left floating. No direct connection to GND is allowed when the supply voltages are applied.&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
    <pubDate>Thu, 02 Mar 2017 07:54:58 GMT</pubDate>
    <dc:creator>art</dc:creator>
    <dc:date>2017-03-02T07:54:58Z</dc:date>
    <item>
      <title>What is the recommendation when using JTAG boundary scan but not using PCIe on iMX7 ?</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/What-is-the-recommendation-when-using-JTAG-boundary-scan-but-not/m-p/604742#M91117</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;We are using an iMX7 Dual SoC, and while we appreciate the inclusion of a PCIe interface we currently have no use for it in our design. &amp;nbsp;In Section 3.2 of the datasheet (iMX7Dual Family of Applications Processors Datasheet, Rev. 2, 06/2016), Table 5 recommends that if not using PCIe to leave a number of signals floating, and to tie PCIE_VP, PCIE_VP_RX, PCIE_VP_TX, PCIE_VPH, PCIE_VPH_RX, PCIE_VPH_TX, and PCIE_REXT to ground.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;In Table 8 of the hardware development guide (Hardware Development Guide for i.MX7Dual and 7Solo Applications Processors, Rev. 0, 07/2016), note 5 says that if JTAG boundary scan is to be supported, the following supplies must be powered: PCIE_VP, PCIE_VPH, PCIE_VP_TX (the doc has a typo on that last signal name).&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;The question is, in the case of not using PCIe, but desiring to support boundary scan, exactly what should all the other pins be connected to ?&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;The literal interpretation of the documentation results in:&lt;/P&gt;&lt;P&gt;PCIE_VP &amp;nbsp;powered by LDO_1P0D&lt;/P&gt;&lt;P&gt;PCIE_VP_RX&lt;SPAN&gt; tied to ground&lt;/SPAN&gt;&lt;/P&gt;&lt;P&gt;PCIE_VP_TX powered&lt;SPAN&gt; by LDO_1P0D&lt;/SPAN&gt;&lt;/P&gt;&lt;P&gt;PCIE_VPH powered&lt;SPAN&gt; by VDDA_PHY_1P8&lt;/SPAN&gt;&lt;/P&gt;&lt;P&gt;PCIE_VPH_RX tied to ground&lt;/P&gt;&lt;P&gt;PCIE_VPH_TX tied to ground&lt;/P&gt;&lt;P&gt;PCIE_REXT tied to ground&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Is this correct ?&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;I'm assuming that since PCIE_VP, PCIE_VPH, and PCI_VP_TX are only used for infrequent JTAG, it is OK to only provide the internal LDO_1P0D regulator with minimal bypassing (0.22uF), and supply the PCIE_VPH supply from the +1.8V switch (VDDA_PHY_1P8) without bypassing. &amp;nbsp; MIDI is also powered down via the instructions in Table 5 of the datasheet. &amp;nbsp;Comments ?&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Tue, 28 Feb 2017 03:57:56 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/What-is-the-recommendation-when-using-JTAG-boundary-scan-but-not/m-p/604742#M91117</guid>
      <dc:creator>wad1</dc:creator>
      <dc:date>2017-02-28T03:57:56Z</dc:date>
    </item>
    <item>
      <title>Re: What is the recommendation when using JTAG boundary scan but not using PCIe on iMX7 ?</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/What-is-the-recommendation-when-using-JTAG-boundary-scan-but-not/m-p/604743#M91118</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Actually, for reliable boundary scan operation, all of the PCIe PHY power rails should be supplied with their respective voltages: 1.0V for PCIE_VP, PCIE_VP_TX, PCIE_VP_RX, can be supplied from the LDO_1P0D, 1.8V for PCIE_VPH, PCIE_VPH_TX, PCIE_VPH_RX, can be supplied from VDDA_PHY_1P8. All other PCIe PHY signals should be left floating.&lt;/P&gt;&lt;P&gt;&lt;BR /&gt;Have a great day,&lt;BR /&gt;Artur&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;-----------------------------------------------------------------------------------------------------------------------&lt;BR /&gt;Note: If this post answers your question, please click the Correct Answer button. Thank you!&lt;BR /&gt;-----------------------------------------------------------------------------------------------------------------------&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Tue, 28 Feb 2017 12:20:08 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/What-is-the-recommendation-when-using-JTAG-boundary-scan-but-not/m-p/604743#M91118</guid>
      <dc:creator>art</dc:creator>
      <dc:date>2017-02-28T12:20:08Z</dc:date>
    </item>
    <item>
      <title>Re: What is the recommendation when using JTAG boundary scan but not using PCIe on iMX7 ?</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/What-is-the-recommendation-when-using-JTAG-boundary-scan-but-not/m-p/604744#M91119</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Thanks for the prompt answer. &amp;nbsp;What about PCIE_REXT ? &amp;nbsp;Tie to ground or tie to ground through a resistor ?&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Tue, 28 Feb 2017 13:26:21 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/What-is-the-recommendation-when-using-JTAG-boundary-scan-but-not/m-p/604744#M91119</guid>
      <dc:creator>wad1</dc:creator>
      <dc:date>2017-02-28T13:26:21Z</dc:date>
    </item>
    <item>
      <title>Re: What is the recommendation when using JTAG boundary scan but not using PCIe on iMX7 ?</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/What-is-the-recommendation-when-using-JTAG-boundary-scan-but-not/m-p/604745#M91120</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Can be either grounded through a resistor or left floating. No direct connection to GND is allowed when the supply voltages are applied.&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Thu, 02 Mar 2017 07:54:58 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/What-is-the-recommendation-when-using-JTAG-boundary-scan-but-not/m-p/604745#M91120</guid>
      <dc:creator>art</dc:creator>
      <dc:date>2017-03-02T07:54:58Z</dc:date>
    </item>
    <item>
      <title>Re: What is the recommendation when using JTAG boundary scan but not using PCIe on iMX7 ?</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/What-is-the-recommendation-when-using-JTAG-boundary-scan-but-not/m-p/604746#M91121</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Hi (Artur),&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;How is the PCIE related to the JTAG in the SOLO version without PCIE? Should the power pins be floating?&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Tue, 19 Sep 2017 11:20:01 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/What-is-the-recommendation-when-using-JTAG-boundary-scan-but-not/m-p/604746#M91121</guid>
      <dc:creator>cyuk</dc:creator>
      <dc:date>2017-09-19T11:20:01Z</dc:date>
    </item>
  </channel>
</rss>

