<?xml version="1.0" encoding="UTF-8"?>
<rss xmlns:content="http://purl.org/rss/1.0/modules/content/" xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:rdf="http://www.w3.org/1999/02/22-rdf-syntax-ns#" xmlns:taxo="http://purl.org/rss/1.0/modules/taxonomy/" version="2.0">
  <channel>
    <title>topic DTS entry for virtio block(sabresd board) in i.MX Processors</title>
    <link>https://community.nxp.com/t5/i-MX-Processors/DTS-entry-for-virtio-block-sabresd-board/m-p/580729#M88374</link>
    <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Hi,&lt;/P&gt;&lt;P&gt;I am trying to bring up SD card in imx6Q sabreSD board using a hypervisor with virtio block feature. I would like to know the addresses and IRQ's I should use for this feature and what are the modifications in the dts file. Please share the DTS entry to be given for virtio block.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Regards, Prethibha&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
    <pubDate>Thu, 01 Sep 2016 06:30:35 GMT</pubDate>
    <dc:creator>prethibhas</dc:creator>
    <dc:date>2016-09-01T06:30:35Z</dc:date>
    <item>
      <title>DTS entry for virtio block(sabresd board)</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/DTS-entry-for-virtio-block-sabresd-board/m-p/580729#M88374</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Hi,&lt;/P&gt;&lt;P&gt;I am trying to bring up SD card in imx6Q sabreSD board using a hypervisor with virtio block feature. I would like to know the addresses and IRQ's I should use for this feature and what are the modifications in the dts file. Please share the DTS entry to be given for virtio block.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Regards, Prethibha&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Thu, 01 Sep 2016 06:30:35 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/DTS-entry-for-virtio-block-sabresd-board/m-p/580729#M88374</guid>
      <dc:creator>prethibhas</dc:creator>
      <dc:date>2016-09-01T06:30:35Z</dc:date>
    </item>
    <item>
      <title>Re: DTS entry for virtio block(sabresd board)</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/DTS-entry-for-virtio-block-sabresd-board/m-p/580730#M88375</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Is this feature supporting by a driver? or need any hardware support? (e.g. GPIO interrupt)&lt;/P&gt;&lt;P&gt;could you explain more about what is the requirement for the virtio block?&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Fri, 02 Sep 2016 01:47:52 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/DTS-entry-for-virtio-block-sabresd-board/m-p/580730#M88375</guid>
      <dc:creator>jimmychan</dc:creator>
      <dc:date>2016-09-02T01:47:52Z</dc:date>
    </item>
    <item>
      <title>Re: DTS entry for virtio block(sabresd board)</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/DTS-entry-for-virtio-block-sabresd-board/m-p/580731#M88376</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Thank you for responding jimmychan.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Yes, virtio block drivers are there in linux.(/drivers/block/virtio_block.c) and virtio interfaces in ./drivers/virtio&lt;/P&gt;&lt;P&gt;I'm exploring about the interrupts(which I'm unaware and need to know for SD card).&lt;/P&gt;&lt;P&gt;All I could find is for block device(SD card) to be available to the guest I need to make DTS entry and kernel configuration and also DTS entry in hypervisor.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;The requirement for virtio block is&amp;nbsp;&lt;/P&gt;&lt;P&gt;&amp;nbsp; &amp;nbsp; &amp;nbsp; &amp;nbsp; &amp;nbsp; &amp;nbsp; &amp;nbsp; -&amp;gt;I need SD card contents to be accessed from my guests(create/edit etc files) .&lt;/P&gt;&lt;P&gt;&amp;nbsp; &amp;nbsp; &amp;nbsp; &amp;nbsp; &amp;nbsp; &amp;nbsp; &amp;nbsp; -&amp;gt;The hypervisor I use doesn't have emulation for SD card and I cant'use passthrough(coz only one guest will be able to access SD card resources) but using virtio block it can be done.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;And also as per the /drivers/block/virtio_mmio.c the DTS entry for any virtIO memory mapped device is as:&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&amp;nbsp;Device Tree node,&lt;/P&gt;&lt;P&gt;eg.:&lt;BR /&gt;&amp;nbsp;virtio_block@1e000 {&lt;BR /&gt;compatible = "virtio,mmio";&lt;BR /&gt;&amp;nbsp;reg = &amp;lt;0x1e000 0x100&amp;gt;;&lt;BR /&gt;&amp;nbsp;interrupts = &amp;lt;42&amp;gt;;&lt;BR /&gt;&amp;nbsp;}&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Can I know how and from where the interrupts in DTS files are given?I refered the manual&amp;nbsp;i.MX 6Dual/6Quad Applications Processor Reference Manual (REV 3).The addresses used are similar but interrupts are not.Is there any logic for the interrupts..?&lt;/P&gt;&lt;P&gt;I need the correct entries in DTS (I guess).I am not sure if there is any mapping of the interrupts to interrupt controller is also needed in the DTS.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;I will attach the DTS file&amp;nbsp;imx6qdl.dtsi.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;/*&lt;BR /&gt; * Copyright 2011 Freescale Semiconductor, Inc.&lt;BR /&gt; * Copyright 2011 Linaro Ltd.&lt;BR /&gt; *&lt;BR /&gt; * The code contained herein is licensed under the GNU General Public&lt;BR /&gt; * License. You may obtain a copy of the GNU General Public License&lt;BR /&gt; * Version 2 or later at the following locations:&lt;BR /&gt; *&lt;BR /&gt;&lt;SPAN&gt; * &lt;/SPAN&gt;&lt;A class="jive-link-external-small" href="https://community.nxp.com/external-link.jspa?url=http%3A%2F%2Fwww.opensource.org%2Flicenses%2Fgpl-license.html" rel="nofollow" target="_blank"&gt;http://www.opensource.org/licenses/gpl-license.html&lt;/A&gt;&lt;BR /&gt;&lt;SPAN&gt; * &lt;/SPAN&gt;&lt;A class="jive-link-external-small" href="https://community.nxp.com/external-link.jspa?url=http%3A%2F%2Fwww.gnu.org%2Fcopyleft%2Fgpl.html" rel="nofollow" target="_blank"&gt;http://www.gnu.org/copyleft/gpl.html&lt;/A&gt;&lt;BR /&gt; */&lt;/P&gt;&lt;P&gt;#include "skeleton.dtsi"&lt;/P&gt;&lt;P&gt;/ {&lt;BR /&gt; aliases {&lt;BR /&gt; /*gpio0 = &amp;amp;gpio1;&lt;BR /&gt; gpio1 = &amp;amp;gpio2;&lt;BR /&gt; gpio2 = &amp;amp;gpio3;&lt;BR /&gt; gpio3 = &amp;amp;gpio4;&lt;BR /&gt; gpio4 = &amp;amp;gpio5;&lt;BR /&gt; gpio5 = &amp;amp;gpio6;&lt;BR /&gt; gpio6 = &amp;amp;gpio7;*/&lt;BR /&gt; i2c0 = &amp;amp;i2c1;&lt;BR /&gt; i2c1 = &amp;amp;i2c2;&lt;BR /&gt; i2c2 = &amp;amp;i2c3;&lt;BR /&gt; serial0 = &amp;amp;uart1;&lt;BR /&gt; serial1 = &amp;amp;uart2;&lt;BR /&gt; serial2 = &amp;amp;uart3;&lt;BR /&gt; serial3 = &amp;amp;uart4;&lt;BR /&gt; serial4 = &amp;amp;uart5;&lt;BR /&gt; spi0 = &amp;amp;ecspi1;&lt;BR /&gt; spi1 = &amp;amp;ecspi2;&lt;BR /&gt; spi2 = &amp;amp;ecspi3;&lt;BR /&gt; spi3 = &amp;amp;ecspi4;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;intc: interrupt-controller@00a01000 {&lt;BR /&gt; compatible = "arm,cortex-a9-gic";&lt;BR /&gt; #interrupt-cells = &amp;lt;3&amp;gt;;&lt;BR /&gt; #address-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; #size-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; interrupt-controller;&lt;BR /&gt; reg = &amp;lt;0x00a01000 0x1000&amp;gt;,&lt;BR /&gt; &amp;lt;0x00a00100 0x100&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;clocks {&lt;BR /&gt; #address-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; #size-cells = &amp;lt;0&amp;gt;;&lt;/P&gt;&lt;P&gt;ckil {&lt;BR /&gt; compatible = "fsl,imx-ckil", "fixed-clock";&lt;BR /&gt; clock-frequency = &amp;lt;32768&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;ckih1 {&lt;BR /&gt; compatible = "fsl,imx-ckih1", "fixed-clock";&lt;BR /&gt; clock-frequency = &amp;lt;0&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;osc {&lt;BR /&gt; compatible = "fsl,imx-osc", "fixed-clock";&lt;BR /&gt; clock-frequency = &amp;lt;24000000&amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;soc {&lt;BR /&gt; #address-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; #size-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; compatible = "simple-bus";&lt;BR /&gt; interrupt-parent = &amp;lt;&amp;amp;intc&amp;gt;;&lt;BR /&gt; ranges;&lt;/P&gt;&lt;P&gt;dma_apbh: dma-apbh@00110000 {&lt;BR /&gt; compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";&lt;BR /&gt; reg = &amp;lt;0x00110000 0x2000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 13 0x04&amp;gt;, &amp;lt;0 13 0x04&amp;gt;, &amp;lt;0 13 0x04&amp;gt;, &amp;lt;0 13 0x04&amp;gt;;&lt;BR /&gt; interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";&lt;BR /&gt; #dma-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; dma-channels = &amp;lt;4&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 106&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;gpmi: gpmi-nand@00112000 {&lt;BR /&gt; compatible = "fsl,imx6q-gpmi-nand";&lt;BR /&gt; #address-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; #size-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; reg = &amp;lt;0x00112000 0x2000&amp;gt;, &amp;lt;0x00114000 0x2000&amp;gt;;&lt;BR /&gt; reg-names = "gpmi-nand", "bch";&lt;BR /&gt; interrupts = &amp;lt;0 15 0x04&amp;gt;;&lt;BR /&gt; interrupt-names = "bch";&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 152&amp;gt;, &amp;lt;&amp;amp;clks 153&amp;gt;, &amp;lt;&amp;amp;clks 151&amp;gt;,&lt;BR /&gt; &amp;lt;&amp;amp;clks 150&amp;gt;, &amp;lt;&amp;amp;clks 149&amp;gt;;&lt;BR /&gt; clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",&lt;BR /&gt; "gpmi_bch_apb", "per1_bch";&lt;BR /&gt; dmas = &amp;lt;&amp;amp;dma_apbh 0&amp;gt;;&lt;BR /&gt; dma-names = "rx-tx";&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;timer@00a00600 {&lt;BR /&gt; compatible = "arm,cortex-a9-twd-timer";&lt;BR /&gt; reg = &amp;lt;0x00a00600 0x20&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;1 13 0xf01&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 15&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;L2: l2-cache@00a02000 {&lt;BR /&gt; compatible = "arm,pl310-cache";&lt;BR /&gt; reg = &amp;lt;0x00a02000 0x1000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 92 0x04&amp;gt;;&lt;BR /&gt; cache-unified;&lt;BR /&gt; cache-level = &amp;lt;2&amp;gt;;&lt;BR /&gt; arm,tag-latency = &amp;lt;4 2 3&amp;gt;;&lt;BR /&gt; arm,data-latency = &amp;lt;4 2 3&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pcie: pcie@0x01000000 {&lt;BR /&gt; compatible = "fsl,imx6q-pcie", "snps,dw-pcie";&lt;BR /&gt; reg = &amp;lt;0x01ffc000 0x4000&amp;gt;; /* DBI */&lt;BR /&gt; #address-cells = &amp;lt;3&amp;gt;;&lt;BR /&gt; #size-cells = &amp;lt;2&amp;gt;;&lt;BR /&gt; device_type = "pci";&lt;BR /&gt; ranges = &amp;lt;0x00000800 0 0x01f00000 0x01f00000 0 0x00080000 /* configuration space */&lt;BR /&gt; 0x81000000 0 0 0x01f80000 0 0x00010000 /* downstream I/O */&lt;BR /&gt; 0x82000000 0 0x01000000 0x01000000 0 0x00f00000&amp;gt;; /* non-prefetchable memory */&lt;BR /&gt; num-lanes = &amp;lt;1&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 123 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 189&amp;gt;, &amp;lt;&amp;amp;clks 187&amp;gt;, &amp;lt;&amp;amp;clks 206&amp;gt;, &amp;lt;&amp;amp;clks 144&amp;gt;;&lt;BR /&gt; clock-names = "pcie_ref_125m", "sata_ref_100m", "lvds_gate", "pcie_axi";&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pmu {&lt;BR /&gt; compatible = "arm,cortex-a9-pmu";&lt;BR /&gt; interrupts = &amp;lt;0 94 0x04&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;aips-bus@02000000 { /* AIPS1 */&lt;BR /&gt; compatible = "fsl,aips-bus", "simple-bus";&lt;BR /&gt; #address-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; #size-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; reg = &amp;lt;0x02000000 0x100000&amp;gt;;&lt;BR /&gt; ranges;&lt;/P&gt;&lt;P&gt;spba-bus@02000000 {&lt;BR /&gt; compatible = "fsl,spba-bus", "simple-bus";&lt;BR /&gt; #address-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; #size-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; reg = &amp;lt;0x02000000 0x40000&amp;gt;;&lt;BR /&gt; ranges;&lt;/P&gt;&lt;P&gt;spdif: spdif@02004000 {&lt;BR /&gt; compatible = "fsl,imx35-spdif";&lt;BR /&gt; reg = &amp;lt;0x02004000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 52 0x04&amp;gt;;&lt;BR /&gt; dmas = &amp;lt;&amp;amp;sdma 14 18 0&amp;gt;,&lt;BR /&gt; &amp;lt;&amp;amp;sdma 15 18 0&amp;gt;;&lt;BR /&gt; dma-names = "rx", "tx";&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 197&amp;gt;, &amp;lt;&amp;amp;clks 3&amp;gt;,&lt;BR /&gt; &amp;lt;&amp;amp;clks 197&amp;gt;, &amp;lt;&amp;amp;clks 107&amp;gt;,&lt;BR /&gt; &amp;lt;&amp;amp;clks 0&amp;gt;, &amp;lt;&amp;amp;clks 118&amp;gt;,&lt;BR /&gt; &amp;lt;&amp;amp;clks 0&amp;gt;, &amp;lt;&amp;amp;clks 139&amp;gt;,&lt;BR /&gt; &amp;lt;&amp;amp;clks 0&amp;gt;;&lt;BR /&gt; clock-names = "core", "rxtx0",&lt;BR /&gt; "rxtx1", "rxtx2",&lt;BR /&gt; "rxtx3", "rxtx4",&lt;BR /&gt; "rxtx5", "rxtx6",&lt;BR /&gt; "rxtx7";&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;ecspi1: ecspi@02008000 {&lt;BR /&gt; #address-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; #size-cells = &amp;lt;0&amp;gt;;&lt;BR /&gt; compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";&lt;BR /&gt; reg = &amp;lt;0x02008000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 31 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 112&amp;gt;, &amp;lt;&amp;amp;clks 112&amp;gt;;&lt;BR /&gt; clock-names = "ipg", "per";&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;ecspi2: ecspi@0200c000 {&lt;BR /&gt; #address-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; #size-cells = &amp;lt;0&amp;gt;;&lt;BR /&gt; compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";&lt;BR /&gt; reg = &amp;lt;0x0200c000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 32 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 113&amp;gt;, &amp;lt;&amp;amp;clks 113&amp;gt;;&lt;BR /&gt; clock-names = "ipg", "per";&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;ecspi3: ecspi@02010000 {&lt;BR /&gt; #address-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; #size-cells = &amp;lt;0&amp;gt;;&lt;BR /&gt; compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";&lt;BR /&gt; reg = &amp;lt;0x02010000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 33 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 114&amp;gt;, &amp;lt;&amp;amp;clks 114&amp;gt;;&lt;BR /&gt; clock-names = "ipg", "per";&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;ecspi4: ecspi@02014000 {&lt;BR /&gt; #address-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; #size-cells = &amp;lt;0&amp;gt;;&lt;BR /&gt; compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";&lt;BR /&gt; reg = &amp;lt;0x02014000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 34 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 115&amp;gt;, &amp;lt;&amp;amp;clks 115&amp;gt;;&lt;BR /&gt; clock-names = "ipg", "per";&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;uart1: serial@02020000 {&lt;BR /&gt; compatible = "fsl,imx6q-uart", "fsl,imx21-uart";&lt;BR /&gt; reg = &amp;lt;0x02020000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 26 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 160&amp;gt;, &amp;lt;&amp;amp;clks 161&amp;gt;;&lt;BR /&gt; clock-names = "ipg", "per";&lt;BR /&gt; dmas = &amp;lt;&amp;amp;sdma 25 4 0&amp;gt;, &amp;lt;&amp;amp;sdma 26 4 0&amp;gt;;&lt;BR /&gt; dma-names = "rx", "tx";&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;esai: esai@02024000 {&lt;BR /&gt; reg = &amp;lt;0x02024000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 51 0x04&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;ssi1: ssi@02028000 {&lt;BR /&gt; compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";&lt;BR /&gt; reg = &amp;lt;0x02028000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 46 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 178&amp;gt;;&lt;BR /&gt; dmas = &amp;lt;&amp;amp;sdma 37 1 0&amp;gt;,&lt;BR /&gt; &amp;lt;&amp;amp;sdma 38 1 0&amp;gt;;&lt;BR /&gt; dma-names = "rx", "tx";&lt;BR /&gt; fsl,fifo-depth = &amp;lt;15&amp;gt;;&lt;BR /&gt; fsl,ssi-dma-events = &amp;lt;38 37&amp;gt;;&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;ssi2: ssi@0202c000 {&lt;BR /&gt; compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";&lt;BR /&gt; reg = &amp;lt;0x0202c000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 47 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 179&amp;gt;;&lt;BR /&gt; dmas = &amp;lt;&amp;amp;sdma 41 1 0&amp;gt;,&lt;BR /&gt; &amp;lt;&amp;amp;sdma 42 1 0&amp;gt;;&lt;BR /&gt; dma-names = "rx", "tx";&lt;BR /&gt; fsl,fifo-depth = &amp;lt;15&amp;gt;;&lt;BR /&gt; fsl,ssi-dma-events = &amp;lt;42 41&amp;gt;;&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;ssi3: ssi@02030000 {&lt;BR /&gt; compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";&lt;BR /&gt; reg = &amp;lt;0x02030000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 48 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 180&amp;gt;;&lt;BR /&gt; dmas = &amp;lt;&amp;amp;sdma 45 1 0&amp;gt;,&lt;BR /&gt; &amp;lt;&amp;amp;sdma 46 1 0&amp;gt;;&lt;BR /&gt; dma-names = "rx", "tx";&lt;BR /&gt; fsl,fifo-depth = &amp;lt;15&amp;gt;;&lt;BR /&gt; fsl,ssi-dma-events = &amp;lt;46 45&amp;gt;;&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;asrc: asrc@02034000 {&lt;BR /&gt; reg = &amp;lt;0x02034000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 50 0x04&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;spba@0203c000 {&lt;BR /&gt; reg = &amp;lt;0x0203c000 0x4000&amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;vpu: vpu@02040000 {&lt;BR /&gt; reg = &amp;lt;0x02040000 0x3c000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 3 0x04 0 12 0x04&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;aipstz@0207c000 { /* AIPSTZ1 */&lt;BR /&gt; reg = &amp;lt;0x0207c000 0x4000&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pwm1: pwm@02080000 {&lt;BR /&gt; #pwm-cells = &amp;lt;2&amp;gt;;&lt;BR /&gt; compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";&lt;BR /&gt; reg = &amp;lt;0x02080000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 83 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 62&amp;gt;, &amp;lt;&amp;amp;clks 145&amp;gt;;&lt;BR /&gt; clock-names = "ipg", "per";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pwm2: pwm@02084000 {&lt;BR /&gt; #pwm-cells = &amp;lt;2&amp;gt;;&lt;BR /&gt; compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";&lt;BR /&gt; reg = &amp;lt;0x02084000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 84 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 62&amp;gt;, &amp;lt;&amp;amp;clks 146&amp;gt;;&lt;BR /&gt; clock-names = "ipg", "per";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pwm3: pwm@02088000 {&lt;BR /&gt; #pwm-cells = &amp;lt;2&amp;gt;;&lt;BR /&gt; compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";&lt;BR /&gt; reg = &amp;lt;0x02088000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 85 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 62&amp;gt;, &amp;lt;&amp;amp;clks 147&amp;gt;;&lt;BR /&gt; clock-names = "ipg", "per";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pwm4: pwm@0208c000 {&lt;BR /&gt; #pwm-cells = &amp;lt;2&amp;gt;;&lt;BR /&gt; compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";&lt;BR /&gt; reg = &amp;lt;0x0208c000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 86 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 62&amp;gt;, &amp;lt;&amp;amp;clks 148&amp;gt;;&lt;BR /&gt; clock-names = "ipg", "per";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;can1: flexcan@02090000 {&lt;BR /&gt; compatible = "fsl,imx6q-flexcan";&lt;BR /&gt; reg = &amp;lt;0x02090000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 110 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 108&amp;gt;, &amp;lt;&amp;amp;clks 109&amp;gt;;&lt;BR /&gt; clock-names = "ipg", "per";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;can2: flexcan@02094000 {&lt;BR /&gt; compatible = "fsl,imx6q-flexcan";&lt;BR /&gt; reg = &amp;lt;0x02094000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 111 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 110&amp;gt;, &amp;lt;&amp;amp;clks 111&amp;gt;;&lt;BR /&gt; clock-names = "ipg", "per";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;gpt: gpt@02098000 {&lt;BR /&gt; compatible = "fsl,imx6q-gpt", "fsl,imx31-gpt";&lt;BR /&gt; reg = &amp;lt;0x02098000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 55 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 119&amp;gt;, &amp;lt;&amp;amp;clks 120&amp;gt;;&lt;BR /&gt; clock-names = "ipg", "per";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;/*gpio1: gpio@0209c000 {&lt;BR /&gt; compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";&lt;BR /&gt; reg = &amp;lt;0x0209c000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 66 0x04 0 67 0x04&amp;gt;;&lt;BR /&gt; gpio-controller;&lt;BR /&gt; #gpio-cells = &amp;lt;2&amp;gt;;&lt;BR /&gt; interrupt-controller;&lt;BR /&gt; #interrupt-cells = &amp;lt;2&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;gpio2: gpio@020a0000 {&lt;BR /&gt; compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";&lt;BR /&gt; reg = &amp;lt;0x020a0000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 68 0x04 0 69 0x04&amp;gt;;&lt;BR /&gt; gpio-controller;&lt;BR /&gt; #gpio-cells = &amp;lt;2&amp;gt;;&lt;BR /&gt; interrupt-controller;&lt;BR /&gt; #interrupt-cells = &amp;lt;2&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;gpio3: gpio@020a4000 {&lt;BR /&gt; compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";&lt;BR /&gt; reg = &amp;lt;0x020a4000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 70 0x04 0 71 0x04&amp;gt;;&lt;BR /&gt; gpio-controller;&lt;BR /&gt; #gpio-cells = &amp;lt;2&amp;gt;;&lt;BR /&gt; interrupt-controller;&lt;BR /&gt; #interrupt-cells = &amp;lt;2&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;gpio4: gpio@020a8000 {&lt;BR /&gt; compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";&lt;BR /&gt; reg = &amp;lt;0x020a8000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 72 0x04 0 73 0x04&amp;gt;;&lt;BR /&gt; gpio-controller;&lt;BR /&gt; #gpio-cells = &amp;lt;2&amp;gt;;&lt;BR /&gt; interrupt-controller;&lt;BR /&gt; #interrupt-cells = &amp;lt;2&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;gpio5: gpio@020ac000 {&lt;BR /&gt; compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";&lt;BR /&gt; reg = &amp;lt;0x020ac000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 74 0x04 0 75 0x04&amp;gt;;&lt;BR /&gt; gpio-controller;&lt;BR /&gt; #gpio-cells = &amp;lt;2&amp;gt;;&lt;BR /&gt; interrupt-controller;&lt;BR /&gt; #interrupt-cells = &amp;lt;2&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;gpio6: gpio@020b0000 {&lt;BR /&gt; compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";&lt;BR /&gt; reg = &amp;lt;0x020b0000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 76 0x04 0 77 0x04&amp;gt;;&lt;BR /&gt; gpio-controller;&lt;BR /&gt; #gpio-cells = &amp;lt;2&amp;gt;;&lt;BR /&gt; interrupt-controller;&lt;BR /&gt; #interrupt-cells = &amp;lt;2&amp;gt;;&lt;BR /&gt; };*/&lt;/P&gt;&lt;P&gt;gpio7: gpio@020b4000 {&lt;BR /&gt; compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";&lt;BR /&gt; reg = &amp;lt;0x020b4000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 78 0x04 0 79 0x04&amp;gt;;&lt;BR /&gt; gpio-controller;&lt;BR /&gt; #gpio-cells = &amp;lt;2&amp;gt;;&lt;BR /&gt; interrupt-controller;&lt;BR /&gt; #interrupt-cells = &amp;lt;2&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;kpp: kpp@020b8000 {&lt;BR /&gt; reg = &amp;lt;0x020b8000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 82 0x04&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;wdog1: wdog@020bc000 {&lt;BR /&gt; compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";&lt;BR /&gt; reg = &amp;lt;0x020bc000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 80 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 0&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;wdog2: wdog@020c0000 {&lt;BR /&gt; compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";&lt;BR /&gt; reg = &amp;lt;0x020c0000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 81 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 0&amp;gt;;&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;clks: ccm@020c4000 {&lt;BR /&gt; compatible = "fsl,imx6q-ccm";&lt;BR /&gt; reg = &amp;lt;0x020c4000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 87 0x04 0 88 0x04&amp;gt;;&lt;BR /&gt; #clock-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;anatop: anatop@020c8000 {&lt;BR /&gt; compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";&lt;BR /&gt; reg = &amp;lt;0x020c8000 0x1000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 49 0x04 0 54 0x04 0 127 0x04&amp;gt;;&lt;/P&gt;&lt;P&gt;regulator-1p1@110 {&lt;BR /&gt; compatible = "fsl,anatop-regulator";&lt;BR /&gt; regulator-name = "vdd1p1";&lt;BR /&gt; regulator-min-microvolt = &amp;lt;800000&amp;gt;;&lt;BR /&gt; regulator-max-microvolt = &amp;lt;1375000&amp;gt;;&lt;BR /&gt; regulator-always-on;&lt;BR /&gt; anatop-reg-offset = &amp;lt;0x110&amp;gt;;&lt;BR /&gt; anatop-vol-bit-shift = &amp;lt;8&amp;gt;;&lt;BR /&gt; anatop-vol-bit-width = &amp;lt;5&amp;gt;;&lt;BR /&gt; anatop-min-bit-val = &amp;lt;4&amp;gt;;&lt;BR /&gt; anatop-min-voltage = &amp;lt;800000&amp;gt;;&lt;BR /&gt; anatop-max-voltage = &amp;lt;1375000&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;regulator-3p0@120 {&lt;BR /&gt; compatible = "fsl,anatop-regulator";&lt;BR /&gt; regulator-name = "vdd3p0";&lt;BR /&gt; regulator-min-microvolt = &amp;lt;2800000&amp;gt;;&lt;BR /&gt; regulator-max-microvolt = &amp;lt;3150000&amp;gt;;&lt;BR /&gt; regulator-always-on;&lt;BR /&gt; anatop-reg-offset = &amp;lt;0x120&amp;gt;;&lt;BR /&gt; anatop-vol-bit-shift = &amp;lt;8&amp;gt;;&lt;BR /&gt; anatop-vol-bit-width = &amp;lt;5&amp;gt;;&lt;BR /&gt; anatop-min-bit-val = &amp;lt;0&amp;gt;;&lt;BR /&gt; anatop-min-voltage = &amp;lt;2625000&amp;gt;;&lt;BR /&gt; anatop-max-voltage = &amp;lt;3400000&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;regulator-2p5@130 {&lt;BR /&gt; compatible = "fsl,anatop-regulator";&lt;BR /&gt; regulator-name = "vdd2p5";&lt;BR /&gt; regulator-min-microvolt = &amp;lt;2000000&amp;gt;;&lt;BR /&gt; regulator-max-microvolt = &amp;lt;2750000&amp;gt;;&lt;BR /&gt; regulator-always-on;&lt;BR /&gt; anatop-reg-offset = &amp;lt;0x130&amp;gt;;&lt;BR /&gt; anatop-vol-bit-shift = &amp;lt;8&amp;gt;;&lt;BR /&gt; anatop-vol-bit-width = &amp;lt;5&amp;gt;;&lt;BR /&gt; anatop-min-bit-val = &amp;lt;0&amp;gt;;&lt;BR /&gt; anatop-min-voltage = &amp;lt;2000000&amp;gt;;&lt;BR /&gt; anatop-max-voltage = &amp;lt;2750000&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;reg_arm: regulator-vddcore@140 {&lt;BR /&gt; compatible = "fsl,anatop-regulator";&lt;BR /&gt; regulator-name = "cpu";&lt;BR /&gt; regulator-min-microvolt = &amp;lt;725000&amp;gt;;&lt;BR /&gt; regulator-max-microvolt = &amp;lt;1450000&amp;gt;;&lt;BR /&gt; regulator-always-on;&lt;BR /&gt; anatop-reg-offset = &amp;lt;0x140&amp;gt;;&lt;BR /&gt; anatop-vol-bit-shift = &amp;lt;0&amp;gt;;&lt;BR /&gt; anatop-vol-bit-width = &amp;lt;5&amp;gt;;&lt;BR /&gt; anatop-delay-reg-offset = &amp;lt;0x170&amp;gt;;&lt;BR /&gt; anatop-delay-bit-shift = &amp;lt;24&amp;gt;;&lt;BR /&gt; anatop-delay-bit-width = &amp;lt;2&amp;gt;;&lt;BR /&gt; anatop-min-bit-val = &amp;lt;1&amp;gt;;&lt;BR /&gt; anatop-min-voltage = &amp;lt;725000&amp;gt;;&lt;BR /&gt; anatop-max-voltage = &amp;lt;1450000&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;reg_pu: regulator-vddpu@140 {&lt;BR /&gt; compatible = "fsl,anatop-regulator";&lt;BR /&gt; regulator-name = "vddpu";&lt;BR /&gt; regulator-min-microvolt = &amp;lt;725000&amp;gt;;&lt;BR /&gt; regulator-max-microvolt = &amp;lt;1450000&amp;gt;;&lt;BR /&gt; regulator-always-on;&lt;BR /&gt; anatop-reg-offset = &amp;lt;0x140&amp;gt;;&lt;BR /&gt; anatop-vol-bit-shift = &amp;lt;9&amp;gt;;&lt;BR /&gt; anatop-vol-bit-width = &amp;lt;5&amp;gt;;&lt;BR /&gt; anatop-delay-reg-offset = &amp;lt;0x170&amp;gt;;&lt;BR /&gt; anatop-delay-bit-shift = &amp;lt;26&amp;gt;;&lt;BR /&gt; anatop-delay-bit-width = &amp;lt;2&amp;gt;;&lt;BR /&gt; anatop-min-bit-val = &amp;lt;1&amp;gt;;&lt;BR /&gt; anatop-min-voltage = &amp;lt;725000&amp;gt;;&lt;BR /&gt; anatop-max-voltage = &amp;lt;1450000&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;reg_soc: regulator-vddsoc@140 {&lt;BR /&gt; compatible = "fsl,anatop-regulator";&lt;BR /&gt; regulator-name = "vddsoc";&lt;BR /&gt; regulator-min-microvolt = &amp;lt;725000&amp;gt;;&lt;BR /&gt; regulator-max-microvolt = &amp;lt;1450000&amp;gt;;&lt;BR /&gt; regulator-always-on;&lt;BR /&gt; anatop-reg-offset = &amp;lt;0x140&amp;gt;;&lt;BR /&gt; anatop-vol-bit-shift = &amp;lt;18&amp;gt;;&lt;BR /&gt; anatop-vol-bit-width = &amp;lt;5&amp;gt;;&lt;BR /&gt; anatop-delay-reg-offset = &amp;lt;0x170&amp;gt;;&lt;BR /&gt; anatop-delay-bit-shift = &amp;lt;28&amp;gt;;&lt;BR /&gt; anatop-delay-bit-width = &amp;lt;2&amp;gt;;&lt;BR /&gt; anatop-min-bit-val = &amp;lt;1&amp;gt;;&lt;BR /&gt; anatop-min-voltage = &amp;lt;725000&amp;gt;;&lt;BR /&gt; anatop-max-voltage = &amp;lt;1450000&amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;/*tempmon: tempmon {&lt;BR /&gt; compatible = "fsl,imx6q-tempmon";&lt;BR /&gt; interrupts = &amp;lt;0 49 0x04&amp;gt;;&lt;BR /&gt; fsl,tempmon = &amp;lt;&amp;amp;anatop&amp;gt;;&lt;BR /&gt; fsl,tempmon-data = &amp;lt;&amp;amp;ocotp&amp;gt;;&lt;BR /&gt; };*/&lt;/P&gt;&lt;P&gt;usbphy1: usbphy@020c9000 {&lt;BR /&gt; compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";&lt;BR /&gt; reg = &amp;lt;0x020c9000 0x1000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 44 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 182&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;usbphy2: usbphy@020ca000 {&lt;BR /&gt; compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";&lt;BR /&gt; reg = &amp;lt;0x020ca000 0x1000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 45 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 183&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;/*snvs@020cc000 {&lt;BR /&gt; compatible = "fsl,sec-v4.0-mon", "simple-bus";&lt;BR /&gt; #address-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; #size-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; ranges = &amp;lt;0 0x020cc000 0x4000&amp;gt;;&lt;/P&gt;&lt;P&gt;snvs-rtc-lp@34 {&lt;BR /&gt; compatible = "fsl,sec-v4.0-mon-rtc-lp";&lt;BR /&gt; reg = &amp;lt;0x34 0x58&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 19 0x04 0 20 0x04&amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };*/&lt;/P&gt;&lt;P&gt;epit1: epit@020d0000 { /* EPIT1 */&lt;BR /&gt; reg = &amp;lt;0x020d0000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 56 0x04&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;epit2: epit@020d4000 { /* EPIT2 */&lt;BR /&gt; reg = &amp;lt;0x020d4000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 57 0x04&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;src: src@020d8000 {&lt;BR /&gt; compatible = "fsl,imx6q-src", "fsl,imx51-src";&lt;BR /&gt; reg = &amp;lt;0x020d8000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 91 0x04 0 96 0x04&amp;gt;;&lt;BR /&gt; #reset-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;/* gpc: gpc@020dc000 {&lt;BR /&gt; compatible = "fsl,imx6q-gpc";&lt;BR /&gt; reg = &amp;lt;0x020dc000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 89 0x04 0 90 0x04&amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; */&lt;/P&gt;&lt;P&gt;&lt;BR /&gt; gpc: gpc@020dc000 {&lt;BR /&gt; compatible = "fsl,imx6q-gpc";&lt;BR /&gt; reg = &amp;lt;0x020dc000 0x4000&amp;gt;;&lt;BR /&gt; interrupt-controller;&lt;BR /&gt; #interrupt-cells = &amp;lt;3&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 91 0x04 0 96 0x04&amp;gt;;&lt;BR /&gt; interrupt-parent = &amp;lt;&amp;amp;intc&amp;gt;;&lt;BR /&gt; pu-supply = &amp;lt;&amp;amp;reg_pu&amp;gt;;&lt;BR /&gt; #power-domain-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;gpr: iomuxc-gpr@020e0000 {&lt;BR /&gt; compatible = "fsl,imx6q-iomuxc-gpr", "syscon";&lt;BR /&gt; reg = &amp;lt;0x020e0000 0x38&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;iomuxc: iomuxc@020e0000 {&lt;BR /&gt; compatible = "fsl,imx6dl-iomuxc", "fsl,imx6q-iomuxc";&lt;BR /&gt; reg = &amp;lt;0x020e0000 0x4000&amp;gt;;&lt;/P&gt;&lt;P&gt;audmux {&lt;BR /&gt; pinctrl_audmux_1: audmux-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x80000000&lt;BR /&gt; MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x80000000&lt;BR /&gt; MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x80000000&lt;BR /&gt; MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x80000000&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_audmux_2: audmux-2 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT7__AUD3_RXD 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x80000000&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_audmux_3: audmux-3 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT16__AUD5_TXC 0x80000000&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT18__AUD5_TXFS 0x80000000&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT19__AUD5_RXD 0x80000000&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;ecspi1 {&lt;BR /&gt; pinctrl_ecspi1_1: ecspi1grp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1&lt;BR /&gt; MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1&lt;BR /&gt; MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_ecspi1_2: ecspi1grp-2 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_KEY_COL1__ECSPI1_MISO 0x100b1&lt;BR /&gt; MX6QDL_PAD_KEY_ROW0__ECSPI1_MOSI 0x100b1&lt;BR /&gt; MX6QDL_PAD_KEY_COL0__ECSPI1_SCLK 0x100b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;ecspi3 {&lt;BR /&gt; pinctrl_ecspi3_1: ecspi3grp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT2__ECSPI3_MISO 0x100b1&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT1__ECSPI3_MOSI 0x100b1&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT0__ECSPI3_SCLK 0x100b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;enet {&lt;BR /&gt; pinctrl_enet_1: enetgrp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_enet_2: enetgrp-2 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_KEY_COL1__ENET_MDIO 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_KEY_COL2__ENET_MDC 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_enet_3: enetgrp-3 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x1b0b0&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;esai {&lt;BR /&gt; pinctrl_esai_1: esaigrp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_ENET_RXD0__ESAI_TX_HF_CLK 0x1b030&lt;BR /&gt; MX6QDL_PAD_ENET_CRS_DV__ESAI_TX_CLK 0x1b030&lt;BR /&gt; MX6QDL_PAD_ENET_RXD1__ESAI_TX_FS 0x1b030&lt;BR /&gt; MX6QDL_PAD_ENET_TX_EN__ESAI_TX3_RX2 0x1b030&lt;BR /&gt; MX6QDL_PAD_ENET_TXD1__ESAI_TX2_RX3 0x1b030&lt;BR /&gt; MX6QDL_PAD_ENET_TXD0__ESAI_TX4_RX1 0x1b030&lt;BR /&gt; MX6QDL_PAD_ENET_MDC__ESAI_TX5_RX0 0x1b030&lt;BR /&gt; MX6QDL_PAD_NANDF_CS2__ESAI_TX0 0x1b030&lt;BR /&gt; MX6QDL_PAD_NANDF_CS3__ESAI_TX1 0x1b030&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_esai_2: esaigrp-2 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_ENET_CRS_DV__ESAI_TX_CLK 0x1b030&lt;BR /&gt; MX6QDL_PAD_ENET_RXD1__ESAI_TX_FS 0x1b030&lt;BR /&gt; MX6QDL_PAD_ENET_TX_EN__ESAI_TX3_RX2 0x1b030&lt;BR /&gt; MX6QDL_PAD_GPIO_5__ESAI_TX2_RX3 0x1b030&lt;BR /&gt; MX6QDL_PAD_ENET_TXD0__ESAI_TX4_RX1 0x1b030&lt;BR /&gt; MX6QDL_PAD_ENET_MDC__ESAI_TX5_RX0 0x1b030&lt;BR /&gt; MX6QDL_PAD_GPIO_17__ESAI_TX0 0x1b030&lt;BR /&gt; MX6QDL_PAD_NANDF_CS3__ESAI_TX1 0x1b030&lt;BR /&gt; MX6QDL_PAD_ENET_MDIO__ESAI_RX_CLK 0x1b030&lt;BR /&gt; MX6QDL_PAD_GPIO_9__ESAI_RX_FS 0x1b030&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;flexcan1 {&lt;BR /&gt; pinctrl_flexcan1_1: flexcan1grp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x80000000&lt;BR /&gt; MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x80000000&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_flexcan1_2: flexcan1grp-2 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_GPIO_7__FLEXCAN1_TX 0x80000000&lt;BR /&gt; MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x80000000&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;flexcan2 {&lt;BR /&gt; pinctrl_flexcan2_1: flexcan2grp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX 0x80000000&lt;BR /&gt; MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX 0x80000000&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;gpmi-nand {&lt;BR /&gt; pinctrl_gpmi_nand_1: gpmi-nand-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1&lt;BR /&gt; MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1&lt;BR /&gt; MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1&lt;BR /&gt; MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000&lt;BR /&gt; MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1&lt;BR /&gt; MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1&lt;BR /&gt; MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1&lt;BR /&gt; MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1&lt;BR /&gt; MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1&lt;BR /&gt; MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1&lt;BR /&gt; MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1&lt;BR /&gt; MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1&lt;BR /&gt; MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1&lt;BR /&gt; MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1&lt;BR /&gt; MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1&lt;BR /&gt; MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1&lt;BR /&gt; MX6QDL_PAD_SD4_DAT0__NAND_DQS 0x00b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;hdmi_hdcp {&lt;BR /&gt; pinctrl_hdmi_hdcp_1: hdmihdcpgrp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_KEY_COL3__HDMI_TX_DDC_SCL 0x4001b8b1&lt;BR /&gt; MX6QDL_PAD_KEY_ROW3__HDMI_TX_DDC_SDA 0x4001b8b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_hdmi_hdcp_2: hdmihdcpgrp-2 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_EIM_EB2__HDMI_TX_DDC_SCL 0x4001b8b1&lt;BR /&gt; MX6QDL_PAD_EIM_D16__HDMI_TX_DDC_SDA 0x4001b8b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_hdmi_hdcp_3: hdmihdcpgrp-3 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_EIM_EB2__HDMI_TX_DDC_SCL 0x4001b8b1&lt;BR /&gt; MX6QDL_PAD_KEY_ROW3__HDMI_TX_DDC_SDA 0x4001b8b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;hdmi_cec {&lt;BR /&gt; pinctrl_hdmi_cec_1: hdmicecgrp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_EIM_A25__HDMI_TX_CEC_LINE 0x1f8b0&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_hdmi_cec_2: hdmicecgrp-2 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_KEY_ROW2__HDMI_TX_CEC_LINE 0x1f8b0&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;i2c1 {&lt;BR /&gt; pinctrl_i2c1_1: i2c1grp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1&lt;BR /&gt; MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_i2c1_2: i2c1grp-2 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b8b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;i2c2 {&lt;BR /&gt; pinctrl_i2c2_1: i2c2grp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1&lt;BR /&gt; MX6QDL_PAD_EIM_D16__I2C2_SDA 0x4001b8b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_i2c2_2: i2c2grp-2 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1&lt;BR /&gt; MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_i2c2_3: i2c2grp-3 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1&lt;BR /&gt; MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;i2c3 {&lt;BR /&gt; pinctrl_i2c3_1: i2c3grp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_EIM_D17__I2C3_SCL 0x4001b8b1&lt;BR /&gt; MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_i2c3_2: i2c3grp-2 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1&lt;BR /&gt; MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_i2c3_3: i2c3grp-3 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_GPIO_5__I2C3_SCL 0x4001b8b1&lt;BR /&gt; MX6QDL_PAD_GPIO_16__I2C3_SDA 0x4001b8b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_i2c3_4: i2c3grp-4 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1&lt;BR /&gt; MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;ipu1 {&lt;BR /&gt; pinctrl_ipu1_1: ipu1grp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x10&lt;BR /&gt; MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x10&lt;BR /&gt; MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x10&lt;BR /&gt; MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x10&lt;BR /&gt; MX6QDL_PAD_DI0_PIN4__IPU1_DI0_PIN04 0x80000000&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 0x10&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0x10&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0x10&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0x10&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0x10&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0x10&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0x10&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0x10&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0x10&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0x10&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0x10&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0x10&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0x10&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0x10&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0x10&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0x10&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0x10&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0x10&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0x10&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0x10&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0x10&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0x10&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0x10&lt;BR /&gt; MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0x10&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_ipu1_2: ipu1grp-2 { /* parallel camera */&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT12__IPU1_CSI0_DATA12 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT13__IPU1_CSI0_DATA13 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT14__IPU1_CSI0_DATA14 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT15__IPU1_CSI0_DATA15 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT16__IPU1_CSI0_DATA16 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT17__IPU1_CSI0_DATA17 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT18__IPU1_CSI0_DATA18 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT19__IPU1_CSI0_DATA19 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DATA_EN__IPU1_CSI0_DATA_EN 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC 0x80000000&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_ipu1_3: ipu1grp-3 { /* parallel port 16-bit */&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT4__IPU1_CSI0_DATA04 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT5__IPU1_CSI0_DATA05 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT6__IPU1_CSI0_DATA06 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT7__IPU1_CSI0_DATA07 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT8__IPU1_CSI0_DATA08 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT9__IPU1_CSI0_DATA09 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT10__IPU1_CSI0_DATA10 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT11__IPU1_CSI0_DATA11 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT12__IPU1_CSI0_DATA12 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT13__IPU1_CSI0_DATA13 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT14__IPU1_CSI0_DATA14 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT15__IPU1_CSI0_DATA15 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT16__IPU1_CSI0_DATA16 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT17__IPU1_CSI0_DATA17 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT18__IPU1_CSI0_DATA18 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT19__IPU1_CSI0_DATA19 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC 0x80000000&lt;BR /&gt; MX6QDL_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC 0x80000000&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;mlb {&lt;BR /&gt; pinctrl_mlb_1: mlbgrp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_GPIO_3__MLB_CLK 0x71&lt;BR /&gt; MX6QDL_PAD_GPIO_6__MLB_SIG 0x71&lt;BR /&gt; MX6QDL_PAD_GPIO_2__MLB_DATA 0x71&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_mlb_2: mlbgrp-2 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_ENET_TXD1__MLB_CLK 0x71&lt;BR /&gt; MX6QDL_PAD_GPIO_6__MLB_SIG 0x71&lt;BR /&gt; MX6QDL_PAD_GPIO_2__MLB_DATA 0x71&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pwm0 {&lt;BR /&gt; pinctrl_pwm0_1: pwm0grp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_SD1_DAT3__PWM1_OUT 0x1b0b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pwm3 {&lt;BR /&gt; pinctrl_pwm3_1: pwm3grp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_SD4_DAT1__PWM3_OUT 0x1b0b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;spdif {&lt;BR /&gt; pinctrl_spdif_1: spdifgrp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_KEY_COL3__SPDIF_IN 0x1b0b0&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_spdif_2: spdifgrp-2 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_GPIO_16__SPDIF_IN 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_GPIO_17__SPDIF_OUT 0x1b0b0&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_spdif_3: spdifgrp-3 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_ENET_RXD0__SPDIF_OUT 0x1b0b0&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;uart1 {&lt;BR /&gt; pinctrl_uart1_1: uart1grp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1&lt;BR /&gt; MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;uart2 {&lt;BR /&gt; pinctrl_uart2_1: uart2grp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1&lt;BR /&gt; MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_uart2_2: uart2grp-2 { /* DTE mode */&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_EIM_D26__UART2_RX_DATA 0x1b0b1&lt;BR /&gt; MX6QDL_PAD_EIM_D27__UART2_TX_DATA 0x1b0b1&lt;BR /&gt; MX6QDL_PAD_EIM_D28__UART2_DTE_CTS_B 0x1b0b1&lt;BR /&gt; MX6QDL_PAD_EIM_D29__UART2_DTE_RTS_B 0x1b0b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;uart3 {&lt;BR /&gt; pinctrl_uart3_1: uart3grp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_SD4_CLK__UART3_RX_DATA 0x1b0b1&lt;BR /&gt; MX6QDL_PAD_SD4_CMD__UART3_TX_DATA 0x1b0b1&lt;BR /&gt; MX6QDL_PAD_EIM_D30__UART3_CTS_B 0x1b0b1&lt;BR /&gt; MX6QDL_PAD_EIM_EB3__UART3_RTS_B 0x1b0b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_uart3_2: uart3grp-2 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1&lt;BR /&gt; MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1&lt;BR /&gt; MX6QDL_PAD_EIM_D23__UART3_CTS_B 0x1b0b1&lt;BR /&gt; MX6QDL_PAD_EIM_EB3__UART3_RTS_B 0x1b0b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;uart4 {&lt;BR /&gt; pinctrl_uart4_1: uart4grp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1&lt;BR /&gt; MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;usbotg {&lt;BR /&gt; pinctrl_usbotg_1: usbotggrp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_usbotg_2: usbotggrp-2 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_ENET_RX_ER__USB_OTG_ID 0x17059&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;usbh2 {&lt;BR /&gt; pinctrl_usbh2_1: usbh2grp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_RGMII_TXC__USB_H2_DATA 0x40013030&lt;BR /&gt; MX6QDL_PAD_RGMII_TX_CTL__USB_H2_STROBE 0x40013030&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_usbh2_2: usbh2grp-2 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_RGMII_TX_CTL__USB_H2_STROBE 0x40017030&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;usbh3 {&lt;BR /&gt; pinctrl_usbh3_1: usbh3grp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_RGMII_RX_CTL__USB_H3_DATA 0x40013030&lt;BR /&gt; MX6QDL_PAD_RGMII_RXC__USB_H3_STROBE 0x40013030&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_usbh3_2: usbh3grp-2 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_RGMII_RXC__USB_H3_STROBE 0x40017030&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;usdhc1 {&lt;BR /&gt; pinctrl_usdhc1_1: usdhc1grp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_SD1_CMD__SD1_CMD 0x17059&lt;BR /&gt; MX6QDL_PAD_SD1_CLK__SD1_CLK 0x10059&lt;BR /&gt; MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17059&lt;BR /&gt; MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17059&lt;BR /&gt; MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17059&lt;BR /&gt; MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17059&lt;BR /&gt; MX6QDL_PAD_NANDF_D0__SD1_DATA4 0x17059&lt;BR /&gt; MX6QDL_PAD_NANDF_D1__SD1_DATA5 0x17059&lt;BR /&gt; MX6QDL_PAD_NANDF_D2__SD1_DATA6 0x17059&lt;BR /&gt; MX6QDL_PAD_NANDF_D3__SD1_DATA7 0x17059&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_usdhc1_2: usdhc1grp-2 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_SD1_CMD__SD1_CMD 0x17059&lt;BR /&gt; MX6QDL_PAD_SD1_CLK__SD1_CLK 0x10059&lt;BR /&gt; MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17059&lt;BR /&gt; MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17059&lt;BR /&gt; MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17059&lt;BR /&gt; MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17059&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;usdhc2 {&lt;BR /&gt; pinctrl_usdhc2_1: usdhc2grp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059&lt;BR /&gt; MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059&lt;BR /&gt; MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059&lt;BR /&gt; MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059&lt;BR /&gt; MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059&lt;BR /&gt; MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059&lt;BR /&gt; MX6QDL_PAD_NANDF_D4__SD2_DATA4 0x17059&lt;BR /&gt; MX6QDL_PAD_NANDF_D5__SD2_DATA5 0x17059&lt;BR /&gt; MX6QDL_PAD_NANDF_D6__SD2_DATA6 0x17059&lt;BR /&gt; MX6QDL_PAD_NANDF_D7__SD2_DATA7 0x17059&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_usdhc2_2: usdhc2grp-2 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059&lt;BR /&gt; MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059&lt;BR /&gt; MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059&lt;BR /&gt; MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059&lt;BR /&gt; MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059&lt;BR /&gt; MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;usdhc3 {&lt;BR /&gt; pinctrl_usdhc3_1: usdhc3grp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059&lt;BR /&gt; MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059&lt;BR /&gt; MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059&lt;BR /&gt; MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059&lt;BR /&gt; MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059&lt;BR /&gt; MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059&lt;BR /&gt; MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x17059&lt;BR /&gt; MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x17059&lt;BR /&gt; MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x17059&lt;BR /&gt; MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x17059&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_usdhc3_1_100mhz: usdhc3grp-1-100mhz { /* 100Mhz */&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170b9&lt;BR /&gt; MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100b9&lt;BR /&gt; MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170b9&lt;BR /&gt; MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170b9&lt;BR /&gt; MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170b9&lt;BR /&gt; MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170b9&lt;BR /&gt; MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x170b9&lt;BR /&gt; MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x170b9&lt;BR /&gt; MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x170b9&lt;BR /&gt; MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x170b9&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_usdhc3_1_200mhz: usdhc3grp-1-200mhz { /* 200Mhz */&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170f9&lt;BR /&gt; MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100f9&lt;BR /&gt; MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170f9&lt;BR /&gt; MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170f9&lt;BR /&gt; MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170f9&lt;BR /&gt; MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170f9&lt;BR /&gt; MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x170f9&lt;BR /&gt; MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x170f9&lt;BR /&gt; MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x170f9&lt;BR /&gt; MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x170f9&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_usdhc3_2: usdhc3grp-2 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059&lt;BR /&gt; MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059&lt;BR /&gt; MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059&lt;BR /&gt; MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059&lt;BR /&gt; MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059&lt;BR /&gt; MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;usdhc4 {&lt;BR /&gt; pinctrl_usdhc4_1: usdhc4grp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059&lt;BR /&gt; MX6QDL_PAD_SD4_CLK__SD4_CLK 0x10059&lt;BR /&gt; MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059&lt;BR /&gt; MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059&lt;BR /&gt; MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059&lt;BR /&gt; MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059&lt;BR /&gt; MX6QDL_PAD_SD4_DAT4__SD4_DATA4 0x17059&lt;BR /&gt; MX6QDL_PAD_SD4_DAT5__SD4_DATA5 0x17059&lt;BR /&gt; MX6QDL_PAD_SD4_DAT6__SD4_DATA6 0x17059&lt;BR /&gt; MX6QDL_PAD_SD4_DAT7__SD4_DATA7 0x17059&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_usdhc4_2: usdhc4grp-2 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059&lt;BR /&gt; MX6QDL_PAD_SD4_CLK__SD4_CLK 0x10059&lt;BR /&gt; MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059&lt;BR /&gt; MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059&lt;BR /&gt; MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059&lt;BR /&gt; MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;weim {&lt;BR /&gt; pinctrl_weim_cs0_1: weim_cs0grp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_EIM_CS0__EIM_CS0_B 0xb0b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;pinctrl_weim_nor_1: weim_norgrp-1 {&lt;BR /&gt; fsl,pins = &amp;lt;&lt;BR /&gt; MX6QDL_PAD_EIM_OE__EIM_OE_B 0xb0b1&lt;BR /&gt; MX6QDL_PAD_EIM_RW__EIM_RW 0xb0b1&lt;BR /&gt; MX6QDL_PAD_EIM_WAIT__EIM_WAIT_B 0xb060&lt;BR /&gt; /* data */&lt;BR /&gt; MX6QDL_PAD_EIM_D16__EIM_DATA16 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_EIM_D17__EIM_DATA17 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_EIM_D18__EIM_DATA18 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_EIM_D19__EIM_DATA19 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_EIM_D20__EIM_DATA20 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_EIM_D21__EIM_DATA21 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_EIM_D22__EIM_DATA22 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_EIM_D23__EIM_DATA23 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_EIM_D24__EIM_DATA24 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_EIM_D25__EIM_DATA25 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_EIM_D26__EIM_DATA26 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_EIM_D27__EIM_DATA27 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_EIM_D28__EIM_DATA28 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_EIM_D29__EIM_DATA29 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_EIM_D30__EIM_DATA30 0x1b0b0&lt;BR /&gt; MX6QDL_PAD_EIM_D31__EIM_DATA31 0x1b0b0&lt;BR /&gt; /* address */&lt;BR /&gt; MX6QDL_PAD_EIM_A23__EIM_ADDR23 0xb0b1&lt;BR /&gt; MX6QDL_PAD_EIM_A22__EIM_ADDR22 0xb0b1&lt;BR /&gt; MX6QDL_PAD_EIM_A21__EIM_ADDR21 0xb0b1&lt;BR /&gt; MX6QDL_PAD_EIM_A20__EIM_ADDR20 0xb0b1&lt;BR /&gt; MX6QDL_PAD_EIM_A19__EIM_ADDR19 0xb0b1&lt;BR /&gt; MX6QDL_PAD_EIM_A18__EIM_ADDR18 0xb0b1&lt;BR /&gt; MX6QDL_PAD_EIM_A17__EIM_ADDR17 0xb0b1&lt;BR /&gt; MX6QDL_PAD_EIM_A16__EIM_ADDR16 0xb0b1&lt;BR /&gt; MX6QDL_PAD_EIM_DA15__EIM_AD15 0xb0b1&lt;BR /&gt; MX6QDL_PAD_EIM_DA14__EIM_AD14 0xb0b1&lt;BR /&gt; MX6QDL_PAD_EIM_DA13__EIM_AD13 0xb0b1&lt;BR /&gt; MX6QDL_PAD_EIM_DA12__EIM_AD12 0xb0b1&lt;BR /&gt; MX6QDL_PAD_EIM_DA11__EIM_AD11 0xb0b1&lt;BR /&gt; MX6QDL_PAD_EIM_DA10__EIM_AD10 0xb0b1&lt;BR /&gt; MX6QDL_PAD_EIM_DA9__EIM_AD09 0xb0b1&lt;BR /&gt; MX6QDL_PAD_EIM_DA8__EIM_AD08 0xb0b1&lt;BR /&gt; MX6QDL_PAD_EIM_DA7__EIM_AD07 0xb0b1&lt;BR /&gt; MX6QDL_PAD_EIM_DA6__EIM_AD06 0xb0b1&lt;BR /&gt; MX6QDL_PAD_EIM_DA5__EIM_AD05 0xb0b1&lt;BR /&gt; MX6QDL_PAD_EIM_DA4__EIM_AD04 0xb0b1&lt;BR /&gt; MX6QDL_PAD_EIM_DA3__EIM_AD03 0xb0b1&lt;BR /&gt; MX6QDL_PAD_EIM_DA2__EIM_AD02 0xb0b1&lt;BR /&gt; MX6QDL_PAD_EIM_DA1__EIM_AD01 0xb0b1&lt;BR /&gt; MX6QDL_PAD_EIM_DA0__EIM_AD00 0xb0b1&lt;BR /&gt; &amp;gt;;&lt;BR /&gt; };&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;ldb: ldb@020e0008 {&lt;BR /&gt; #address-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; #size-cells = &amp;lt;0&amp;gt;;&lt;BR /&gt; compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb";&lt;BR /&gt; gpr = &amp;lt;&amp;amp;gpr&amp;gt;;&lt;BR /&gt; status = "disabled";&lt;/P&gt;&lt;P&gt;lvds-channel@0 {&lt;BR /&gt; reg = &amp;lt;0&amp;gt;;&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;lvds-channel@1 {&lt;BR /&gt; reg = &amp;lt;1&amp;gt;;&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;dcic1: dcic@020e4000 {&lt;BR /&gt; reg = &amp;lt;0x020e4000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 124 0x04&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;dcic2: dcic@020e8000 {&lt;BR /&gt; reg = &amp;lt;0x020e8000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 125 0x04&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;sdma: sdma@020ec000 {&lt;BR /&gt; compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";&lt;BR /&gt; reg = &amp;lt;0x020ec000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 2 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 155&amp;gt;, &amp;lt;&amp;amp;clks 155&amp;gt;;&lt;BR /&gt; clock-names = "ipg", "ahb";&lt;BR /&gt; #dma-cells = &amp;lt;3&amp;gt;;&lt;BR /&gt; fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";&lt;BR /&gt; };&lt;BR /&gt; &lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;aips-bus@02100000 { /* AIPS2 */&lt;BR /&gt; compatible = "fsl,aips-bus", "simple-bus";&lt;BR /&gt; #address-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; #size-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; reg = &amp;lt;0x02100000 0x100000&amp;gt;;&lt;BR /&gt; ranges;&lt;/P&gt;&lt;P&gt;caam@02100000 {&lt;BR /&gt; reg = &amp;lt;0x02100000 0x40000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 105 0x04 0 106 0x04&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;aipstz@0217c000 { /* AIPSTZ2 */&lt;BR /&gt; reg = &amp;lt;0x0217c000 0x4000&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;usbotg: usb@02184000 {&lt;BR /&gt; compatible = "fsl,imx6q-usb", "fsl,imx27-usb";&lt;BR /&gt; reg = &amp;lt;0x02184000 0x200&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 43 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 162&amp;gt;;&lt;BR /&gt; fsl,usbphy = &amp;lt;&amp;amp;usbphy1&amp;gt;;&lt;BR /&gt; fsl,usbmisc = &amp;lt;&amp;amp;usbmisc 0&amp;gt;;&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;usbh1: usb@02184200 {&lt;BR /&gt; compatible = "fsl,imx6q-usb", "fsl,imx27-usb";&lt;BR /&gt; reg = &amp;lt;0x02184200 0x200&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 40 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 162&amp;gt;;&lt;BR /&gt; fsl,usbphy = &amp;lt;&amp;amp;usbphy2&amp;gt;;&lt;BR /&gt; fsl,usbmisc = &amp;lt;&amp;amp;usbmisc 1&amp;gt;;&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;usbh2: usb@02184400 {&lt;BR /&gt; compatible = "fsl,imx6q-usb", "fsl,imx27-usb";&lt;BR /&gt; reg = &amp;lt;0x02184400 0x200&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 41 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 162&amp;gt;;&lt;BR /&gt; fsl,usbmisc = &amp;lt;&amp;amp;usbmisc 2&amp;gt;;&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;usbh3: usb@02184600 {&lt;BR /&gt; compatible = "fsl,imx6q-usb", "fsl,imx27-usb";&lt;BR /&gt; reg = &amp;lt;0x02184600 0x200&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 42 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 162&amp;gt;;&lt;BR /&gt; fsl,usbmisc = &amp;lt;&amp;amp;usbmisc 3&amp;gt;;&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;usbmisc: usbmisc@02184800 {&lt;BR /&gt; #index-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; compatible = "fsl,imx6q-usbmisc";&lt;BR /&gt; reg = &amp;lt;0x02184800 0x200&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 162&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;fec: ethernet@02188000 {&lt;BR /&gt; compatible = "fsl,imx6q-fec";&lt;BR /&gt; reg = &amp;lt;0x02188000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 118 0x04 0 119 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 117&amp;gt;, &amp;lt;&amp;amp;clks 117&amp;gt;, &amp;lt;&amp;amp;clks 190&amp;gt;;&lt;BR /&gt; clock-names = "ipg", "ahb", "ptp";&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;mlb@0218c000 {&lt;BR /&gt; reg = &amp;lt;0x0218c000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 53 0x04 0 117 0x04 0 126 0x04&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;usdhc1: usdhc@02190000 {&lt;BR /&gt; compatible = "fsl,imx6q-usdhc";&lt;BR /&gt; reg = &amp;lt;0x02190000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 22 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 163&amp;gt;, &amp;lt;&amp;amp;clks 163&amp;gt;, &amp;lt;&amp;amp;clks 163&amp;gt;;&lt;BR /&gt; clock-names = "ipg", "ahb", "per";&lt;BR /&gt; bus-width = &amp;lt;4&amp;gt;;&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;usdhc2: usdhc@02194000 {&lt;BR /&gt; compatible = "fsl,imx6q-usdhc";&lt;BR /&gt; reg = &amp;lt;0x02194000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 23 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 164&amp;gt;, &amp;lt;&amp;amp;clks 164&amp;gt;, &amp;lt;&amp;amp;clks 164&amp;gt;;&lt;BR /&gt; clock-names = "ipg", "ahb", "per";&lt;BR /&gt; bus-width = &amp;lt;4&amp;gt;;&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;usdhc3: usdhc@02198000 {&lt;BR /&gt; compatible = "fsl,imx6q-usdhc";&lt;BR /&gt; reg = &amp;lt;0x02198000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 24 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 165&amp;gt;, &amp;lt;&amp;amp;clks 165&amp;gt;, &amp;lt;&amp;amp;clks 165&amp;gt;;&lt;BR /&gt; clock-names = "ipg", "ahb", "per";&lt;BR /&gt; bus-width = &amp;lt;4&amp;gt;;&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;usdhc4: usdhc@0219c000 {&lt;BR /&gt; compatible = "fsl,imx6q-usdhc";&lt;BR /&gt; reg = &amp;lt;0x0219c000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 25 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 166&amp;gt;, &amp;lt;&amp;amp;clks 166&amp;gt;, &amp;lt;&amp;amp;clks 166&amp;gt;;&lt;BR /&gt; clock-names = "ipg", "ahb", "per";&lt;BR /&gt; bus-width = &amp;lt;4&amp;gt;;&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;i2c1: i2c@021a0000 {&lt;BR /&gt; #address-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; #size-cells = &amp;lt;0&amp;gt;;&lt;BR /&gt; compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";&lt;BR /&gt; reg = &amp;lt;0x021a0000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 36 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 125&amp;gt;;&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;i2c2: i2c@021a4000 {&lt;BR /&gt; #address-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; #size-cells = &amp;lt;0&amp;gt;;&lt;BR /&gt; compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";&lt;BR /&gt; reg = &amp;lt;0x021a4000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 37 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 126&amp;gt;;&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;i2c3: i2c@021a8000 {&lt;BR /&gt; #address-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; #size-cells = &amp;lt;0&amp;gt;;&lt;BR /&gt; compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";&lt;BR /&gt; reg = &amp;lt;0x021a8000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 38 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 127&amp;gt;;&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;romcp@021ac000 {&lt;BR /&gt; reg = &amp;lt;0x021ac000 0x4000&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;/*mmdc0: mmdc@021b0000 { &lt;BR /&gt; compatible = "fsl,imx6q-mmdc";&lt;BR /&gt; reg = &amp;lt;0x021b0000 0x4000&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;mmdc1: mmdc@021b4000 { &lt;BR /&gt; reg = &amp;lt;0x021b4000 0x4000&amp;gt;;&lt;BR /&gt; };*/&lt;/P&gt;&lt;P&gt;weim: weim@021b8000 {&lt;BR /&gt; compatible = "fsl,imx6q-weim";&lt;BR /&gt; reg = &amp;lt;0x021b8000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 14 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 196&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;/*ocotp: ocotp@021bc000 {&lt;BR /&gt; compatible = "fsl,imx6q-ocotp", "syscon";&lt;BR /&gt; reg = &amp;lt;0x021bc000 0x4000&amp;gt;;&lt;BR /&gt; };*/&lt;/P&gt;&lt;P&gt;tzasc@021d0000 { /* TZASC1 */&lt;BR /&gt; reg = &amp;lt;0x021d0000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 108 0x04&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;tzasc@021d4000 { /* TZASC2 */&lt;BR /&gt; reg = &amp;lt;0x021d4000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 109 0x04&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;audmux: audmux@021d8000 {&lt;BR /&gt; compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";&lt;BR /&gt; reg = &amp;lt;0x021d8000 0x4000&amp;gt;;&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;mipi@021dc000 { /* MIPI-CSI */&lt;BR /&gt; reg = &amp;lt;0x021dc000 0x4000&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;mipi@021e0000 { /* MIPI-DSI */&lt;BR /&gt; reg = &amp;lt;0x021e0000 0x4000&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;vdoa@021e4000 {&lt;BR /&gt; reg = &amp;lt;0x021e4000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 18 0x04&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;uart2: serial@021e8000 {&lt;BR /&gt; compatible = "fsl,imx6q-uart", "fsl,imx21-uart";&lt;BR /&gt; reg = &amp;lt;0x021e8000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 27 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 160&amp;gt;, &amp;lt;&amp;amp;clks 161&amp;gt;;&lt;BR /&gt; clock-names = "ipg", "per";&lt;BR /&gt; dmas = &amp;lt;&amp;amp;sdma 27 4 0&amp;gt;, &amp;lt;&amp;amp;sdma 28 4 0&amp;gt;;&lt;BR /&gt; dma-names = "rx", "tx";&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;uart3: serial@021ec000 {&lt;BR /&gt; compatible = "fsl,imx6q-uart", "fsl,imx21-uart";&lt;BR /&gt; reg = &amp;lt;0x021ec000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 28 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 160&amp;gt;, &amp;lt;&amp;amp;clks 161&amp;gt;;&lt;BR /&gt; clock-names = "ipg", "per";&lt;BR /&gt; dmas = &amp;lt;&amp;amp;sdma 29 4 0&amp;gt;, &amp;lt;&amp;amp;sdma 30 4 0&amp;gt;;&lt;BR /&gt; dma-names = "rx", "tx";&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;uart4: serial@021f0000 {&lt;BR /&gt; compatible = "fsl,imx6q-uart", "fsl,imx21-uart";&lt;BR /&gt; reg = &amp;lt;0x021f0000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 29 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 160&amp;gt;, &amp;lt;&amp;amp;clks 161&amp;gt;;&lt;BR /&gt; clock-names = "ipg", "per";&lt;BR /&gt; dmas = &amp;lt;&amp;amp;sdma 31 4 0&amp;gt;, &amp;lt;&amp;amp;sdma 32 4 0&amp;gt;;&lt;BR /&gt; dma-names = "rx", "tx";&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;uart5: serial@021f4000 {&lt;BR /&gt; compatible = "fsl,imx6q-uart", "fsl,imx21-uart";&lt;BR /&gt; reg = &amp;lt;0x021f4000 0x4000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 30 0x04&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 160&amp;gt;, &amp;lt;&amp;amp;clks 161&amp;gt;;&lt;BR /&gt; clock-names = "ipg", "per";&lt;BR /&gt; dmas = &amp;lt;&amp;amp;sdma 33 4 0&amp;gt;, &amp;lt;&amp;amp;sdma 34 4 0&amp;gt;;&lt;BR /&gt; dma-names = "rx", "tx";&lt;BR /&gt; status = "disabled";&lt;BR /&gt; };&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;ipu1: ipu@02400000 {&lt;BR /&gt; #crtc-cells = &amp;lt;1&amp;gt;;&lt;BR /&gt; compatible = "fsl,imx6q-ipu";&lt;BR /&gt; reg = &amp;lt;0x02400000 0x400000&amp;gt;;&lt;BR /&gt; interrupts = &amp;lt;0 6 0x4 0 5 0x4&amp;gt;;&lt;BR /&gt; clocks = &amp;lt;&amp;amp;clks 130&amp;gt;, &amp;lt;&amp;amp;clks 131&amp;gt;, &amp;lt;&amp;amp;clks 132&amp;gt;;&lt;BR /&gt; clock-names = "bus", "di0", "di1";&lt;BR /&gt; resets = &amp;lt;&amp;amp;src 2&amp;gt;;&lt;BR /&gt; };&lt;/P&gt;&lt;P&gt;};&lt;/P&gt;&lt;P&gt;};&lt;/P&gt;&lt;P&gt;&amp;nbsp;Regards&lt;/P&gt;&lt;P&gt;Prethibha &amp;nbsp; &amp;nbsp; &amp;nbsp; &amp;nbsp;&amp;nbsp;&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Fri, 02 Sep 2016 11:02:05 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/DTS-entry-for-virtio-block-sabresd-board/m-p/580731#M88376</guid>
      <dc:creator>prethibhas</dc:creator>
      <dc:date>2016-09-02T11:02:05Z</dc:date>
    </item>
  </channel>
</rss>

