<?xml version="1.0" encoding="UTF-8"?>
<rss xmlns:content="http://purl.org/rss/1.0/modules/content/" xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:rdf="http://www.w3.org/1999/02/22-rdf-syntax-ns#" xmlns:taxo="http://purl.org/rss/1.0/modules/taxonomy/" version="2.0">
  <channel>
    <title>i.MX Processors中的主题 Re: How to verify modified ddr clock frequency value is set?</title>
    <link>https://community.nxp.com/t5/i-MX-Processors/How-to-verify-modified-ddr-clock-frequency-value-is-set/m-p/501607#M81196</link>
    <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Hi Ganesh&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;In the CCM_CCOSR register you can also configure integer dividers from 1 up to 8 for the output clock signal, so you can use slower oscilloscopes to measure the DDR clock, as well.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Regards,&lt;/P&gt;&lt;P&gt;Marc&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
    <pubDate>Thu, 11 Feb 2016 10:09:37 GMT</pubDate>
    <dc:creator>MOW</dc:creator>
    <dc:date>2016-02-11T10:09:37Z</dc:date>
    <item>
      <title>How to verify modified ddr clock frequency value is set?</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/How-to-verify-modified-ddr-clock-frequency-value-is-set/m-p/501603#M81192</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Hi Guys,&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; i'm using memtool to read 0x020c4018 register. in uboot source code i have changed macro from 396MHz to 333MHz now i got some value how do i verify it is 333MHz?&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;regards,&lt;/P&gt;&lt;P&gt;Ganesh &lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Thu, 11 Feb 2016 05:54:02 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/How-to-verify-modified-ddr-clock-frequency-value-is-set/m-p/501603#M81192</guid>
      <dc:creator>gbiradar</dc:creator>
      <dc:date>2016-02-11T05:54:02Z</dc:date>
    </item>
    <item>
      <title>Re: How to verify modified ddr clock frequency value is set?</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/How-to-verify-modified-ddr-clock-frequency-value-is-set/m-p/501604#M81193</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Hi Ganesh&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;one can output it on clko1,2 signal using CCM_CCOSR register (select&lt;/P&gt;&lt;P&gt;mmdc_ch0_clk_root) and measure with oscilloscope.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Best regards&lt;/P&gt;&lt;P&gt;igor&lt;/P&gt;&lt;P&gt;-----------------------------------------------------------------------------------------------------------------------&lt;/P&gt;&lt;P&gt;Note: If this post answers your question, please click the Correct Answer button. Thank you!&lt;/P&gt;&lt;P&gt;-----------------------------------------------------------------------------------------------------------------------&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Thu, 11 Feb 2016 09:22:42 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/How-to-verify-modified-ddr-clock-frequency-value-is-set/m-p/501604#M81193</guid>
      <dc:creator>igorpadykov</dc:creator>
      <dc:date>2016-02-11T09:22:42Z</dc:date>
    </item>
    <item>
      <title>Re: How to verify modified ddr clock frequency value is set?</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/How-to-verify-modified-ddr-clock-frequency-value-is-set/m-p/501605#M81194</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Hi &lt;A class="jx-jive-macro-user" href="https://community.nxp.com/people/igorpadykov"&gt;igorpadykov&lt;/A&gt;​ &lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; their lies the problem i have oscilloscope which support upto 300MHz only. if you know any other way please tell.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;other wise can you give me register value for 333MHz, 400MHz.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;NOTE: i have lpddr2 register aid -&amp;gt; if i change frequency to 333MHz 0x020c4018 register is not changing.&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Thu, 11 Feb 2016 09:36:02 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/How-to-verify-modified-ddr-clock-frequency-value-is-set/m-p/501605#M81194</guid>
      <dc:creator>gbiradar</dc:creator>
      <dc:date>2016-02-11T09:36:02Z</dc:date>
    </item>
    <item>
      <title>Re: How to verify modified ddr clock frequency value is set?</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/How-to-verify-modified-ddr-clock-frequency-value-is-set/m-p/501606#M81195</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Hi Ganesh&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;If you have an oscilloscope with a sufficiently high bandwidth and you're using some eval-board have a look at the schematics: e.g. the Sabre-AI, -SDB, and -SDP boards all have shunt-resistors on the DRAM-SDCLK signals, which you can use to measure the clock directly going to the RAMs instead of having to configure the CLKO1,2 signals.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;The CLKO-approach does have the benefit, though, that you can use a cheaper oscilloscope, as well, because you can output a scaled-down version (up to "div by 8") of the clock.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Regards,&lt;/P&gt;&lt;P&gt;Marc&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Thu, 11 Feb 2016 09:38:13 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/How-to-verify-modified-ddr-clock-frequency-value-is-set/m-p/501606#M81195</guid>
      <dc:creator>MOW</dc:creator>
      <dc:date>2016-02-11T09:38:13Z</dc:date>
    </item>
    <item>
      <title>Re: How to verify modified ddr clock frequency value is set?</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/How-to-verify-modified-ddr-clock-frequency-value-is-set/m-p/501607#M81196</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Hi Ganesh&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;In the CCM_CCOSR register you can also configure integer dividers from 1 up to 8 for the output clock signal, so you can use slower oscilloscopes to measure the DDR clock, as well.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Regards,&lt;/P&gt;&lt;P&gt;Marc&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Thu, 11 Feb 2016 10:09:37 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/How-to-verify-modified-ddr-clock-frequency-value-is-set/m-p/501607#M81196</guid>
      <dc:creator>MOW</dc:creator>
      <dc:date>2016-02-11T10:09:37Z</dc:date>
    </item>
    <item>
      <title>Re: How to verify modified ddr clock frequency value is set?</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/How-to-verify-modified-ddr-clock-frequency-value-is-set/m-p/501608#M81197</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;One very simple scope-less option I recently used is to time iterations of the u-boot mtest command. Test a few GB of ram and time the laps. In my case,&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;mtest 0x10000000 0x8e000000 0xaa5555aa 100&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Each iteration took about 10 sec with a 1066 MHz DDR clock, and I verified a slower clock setting with a longer iteration time.&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Thu, 11 Feb 2016 19:35:48 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/How-to-verify-modified-ddr-clock-frequency-value-is-set/m-p/501608#M81197</guid>
      <dc:creator>timbraun</dc:creator>
      <dc:date>2016-02-11T19:35:48Z</dc:date>
    </item>
  </channel>
</rss>

