<?xml version="1.0" encoding="UTF-8"?>
<rss xmlns:content="http://purl.org/rss/1.0/modules/content/" xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:rdf="http://www.w3.org/1999/02/22-rdf-syntax-ns#" xmlns:taxo="http://purl.org/rss/1.0/modules/taxonomy/" version="2.0">
  <channel>
    <title>topic Re: u-boot for custom board based on MX6SLEVK with DDR3 in i.MX Processors</title>
    <link>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400927#M59186</link>
    <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Glad to know the kernel boots fine now, Jonathan!&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
    <pubDate>Thu, 13 Aug 2015 16:34:43 GMT</pubDate>
    <dc:creator>fabio_estevam</dc:creator>
    <dc:date>2015-08-13T16:34:43Z</dc:date>
    <item>
      <title>u-boot for custom board based on MX6SLEVK with DDR3</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400909#M59168</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Two questions&lt;/P&gt;&lt;P style="min-height: 8pt; padding: 0px;"&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;1. What register programming aid spreadsheet should I be using for a custom board based on MX6SLEVK with DDR3.&amp;nbsp; (MX6SLEVK uses LPDDR2)?&lt;/P&gt;&lt;P&gt;&lt;A _jive_internal="true" data-containerid="2004" data-containertype="14" data-objectid="105969" data-objecttype="102" href="https://community.nxp.com/docs/DOC-105969"&gt;i.MX6SX DDR3 Register Programming Aid&lt;/A&gt;&lt;/P&gt;&lt;P&gt;(The file name is MX6SX but the title is MX6SL)&lt;/P&gt;&lt;P style="min-height: 8pt; padding: 0px;"&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;2. Which u-boot board should I start from&lt;/P&gt;&lt;P style="min-height: 8pt; padding: 0px;"&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;mx6slevk or mx6sxsabersd&lt;/P&gt;&lt;P style="min-height: 8pt; padding: 0px;"&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;When I try to usb load u-boot with it's imximage.cfg updated form the spreadsheet....&lt;/P&gt;&lt;P&gt;./imx_usb -v ../p100_u-boot/u-boot.imx&lt;/P&gt;&lt;P&gt;loading binary file(../p100_u-boot/u-boot.imx) to 877ff400, skip=0, fsize=38c00 type=aa&lt;/P&gt;&lt;P&gt;&amp;lt;&amp;lt;&amp;lt;232448, 232448 bytes&amp;gt;&amp;gt;&amp;gt;&lt;/P&gt;&lt;P&gt;succeeded (status 0x88888888)&lt;/P&gt;&lt;P&gt;!!!!mismatch&lt;/P&gt;&lt;P style="min-height: 8pt; padding: 0px;"&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;Memory schematic and cfg file attached.&lt;/P&gt;&lt;P style="min-height: 8pt; padding: 0px;"&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;DDR3 info&lt;/P&gt;&lt;P&gt;32-bits&lt;/P&gt;&lt;P&gt;2x MT41J64M16JT-15E:G&lt;/P&gt;&lt;P&gt;&lt;STRONG&gt;Original Attachment has been moved to: &lt;A _jive_internal="true" href="https://community.nxp.com/docs/DOC-336725"&gt;imximage.cfg.zip&lt;/A&gt;&lt;/STRONG&gt;&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Thu, 30 Jul 2015 16:25:17 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400909#M59168</guid>
      <dc:creator>Jon_Bagg</dc:creator>
      <dc:date>2015-07-30T16:25:17Z</dc:date>
    </item>
    <item>
      <title>Re: u-boot for custom board based on MX6SLEVK with DDR3</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400910#M59169</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Hi Jonathan&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;1.&lt;/P&gt;&lt;P&gt;&lt;A href="https://community.nxp.com/docs/DOC-105967"&gt;i.MX6SL DDR3 Register Programming Aid&lt;/A&gt; &lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;2. for mx6slevk one needs to use uboot generated for mx6slevk,&lt;/P&gt;&lt;P&gt;please try demo images on link below&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;A href="http://www.freescale.com/webapp/sps/site/prod_summary.jsp?code=IMX6SLEVK&amp;amp;fpsp=1&amp;amp;tab=Design_Tools_Tab" title="http://www.freescale.com/webapp/sps/site/prod_summary.jsp?code=IMX6SLEVK&amp;amp;fpsp=1&amp;amp;tab=Design_Tools_Tab"&gt;i.MX 6SoloLite Evaluation Kit|Freescale&lt;/A&gt; &lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;note, if this is custom board, one needs to obtain new ddr setings&lt;/P&gt;&lt;P&gt;running DDR test and rebuild uboot with them&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;A class="jive-link-wiki-small" data-containerid="32294" data-containertype="2020" data-objectid="96412" data-objecttype="102" href="https://community.freescale.com/docs/DOC-96412"&gt;https://community.freescale.com/docs/DOC-96412&lt;/A&gt;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Best regards&lt;/P&gt;&lt;P&gt;igor&lt;/P&gt;&lt;P&gt;-----------------------------------------------------------------------------------------------------------------------&lt;/P&gt;&lt;P&gt;Note: If this post answers your question, please click the Correct Answer button. Thank you!&lt;/P&gt;&lt;P&gt;-----------------------------------------------------------------------------------------------------------------------&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Fri, 31 Jul 2015 01:48:35 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400910#M59169</guid>
      <dc:creator>igorpadykov</dc:creator>
      <dc:date>2015-07-31T01:48:35Z</dc:date>
    </item>
    <item>
      <title>Re: u-boot for custom board based on MX6SLEVK with DDR3</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400911#M59170</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;I have tried three different inc files from in DDR_Stress_Tester_V1.0.3.&amp;nbsp; All three hang when the calibration starts.&amp;nbsp; Bad hardware / design?&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;MX6SL_MMDC_DDR3_register_programming_aid_v0.5.inc&lt;/P&gt;&lt;P&gt;MX6Solo_SabreSD_DDR3_register_programming_aid_v0.4.inc&lt;/P&gt;&lt;P&gt;MX6SX_SDB_DDR3_400MHz_Rev1.inc&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Fri, 31 Jul 2015 13:23:03 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400911#M59170</guid>
      <dc:creator>Jon_Bagg</dc:creator>
      <dc:date>2015-07-31T13:23:03Z</dc:date>
    </item>
    <item>
      <title>Re: u-boot for custom board based on MX6SLEVK with DDR3</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400912#M59171</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Update -&amp;gt; I tried MX6SL_MMDC_DDR3_register_programming_aid_v0.5.inc again and the mem config ran.&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Fri, 31 Jul 2015 14:33:21 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400912#M59171</guid>
      <dc:creator>Jon_Bagg</dc:creator>
      <dc:date>2015-07-31T14:33:21Z</dc:date>
    </item>
    <item>
      <title>Re: u-boot for custom board based on MX6SLEVK with DDR3</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400913#M59172</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;you should use&lt;/P&gt;&lt;P&gt;MX6SL_MMDC_DDR3_register_programming_aid_v0.7.xlsx&lt;/P&gt;&lt;P&gt;and create new *.inc file for custom board.&lt;/P&gt;&lt;P&gt;Last two files are for different processors, not i.MX6SL.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;~igor&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Sat, 01 Aug 2015 16:22:55 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400913#M59172</guid>
      <dc:creator>igorpadykov</dc:creator>
      <dc:date>2015-08-01T16:22:55Z</dc:date>
    </item>
    <item>
      <title>Re: u-boot for custom board based on MX6SLEVK with DDR3</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400914#M59173</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Igor,&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;I'm trying to boot the kernel now, and it hangs very early on.&amp;nbsp; I've enabled early printk, but I still get nothing.&amp;nbsp; The DDR memory tester passes tests almost to 600Mhz.&amp;nbsp; In another post, I see you mentioned about a fuse setting for memory map below but all references to BOOT_CFG3 in the fusemap section in the MX6SL manual say reserved.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;A href="https://community.nxp.com/message/460184"&gt;Re: IMX6SL kernel hang, linux kernel(3.0.35)&lt;/A&gt; &lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;BOOT_CFG3[5-4] configure the lpddr2 mapping mode&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;'00' Single channel&lt;/P&gt;&lt;P&gt;‘01’ for “Fixed 2x32 map”&lt;/P&gt;&lt;P&gt;'10’ for “4KB interleaving” mode&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;U-Boot 2014.10-00003-g348bc27-dirty (Aug 06 2015 - 16:01:12)&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;CPU:&amp;nbsp;&amp;nbsp; Freescale i.MX6SL rev1.2 at 792 MHz&lt;/P&gt;&lt;P&gt;Reset cause: POR&lt;/P&gt;&lt;P&gt;Board: MX6SLEVK&lt;/P&gt;&lt;P&gt;DRAM:&amp;nbsp; 256 MiB&lt;/P&gt;&lt;P&gt;MMC:&amp;nbsp;&amp;nbsp; FSL_SDHC: 0&lt;/P&gt;&lt;P&gt;In:&amp;nbsp;&amp;nbsp;&amp;nbsp; serial&lt;/P&gt;&lt;P&gt;Out:&amp;nbsp;&amp;nbsp; serial&lt;/P&gt;&lt;P&gt;Err:&amp;nbsp;&amp;nbsp; serial&lt;/P&gt;&lt;P&gt;Net:&amp;nbsp;&amp;nbsp; FEC [PRIME]&lt;/P&gt;&lt;P&gt;Error: FEC address not set.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Hit any key to stop autoboot:&amp;nbsp; 0&lt;/P&gt;&lt;P&gt;=&amp;gt; setenv bootargs 'console=ttymxc0,115200 root=/dev/mmcblk0p1 earlyprintk=serial,ttymxc0,115200'&lt;/P&gt;&lt;P&gt;=&amp;gt; bootm 0x82000000 - 0x88000000&lt;/P&gt;&lt;P&gt;## Booting kernel from Legacy Image at 82000000 ...&lt;/P&gt;&lt;P&gt;&amp;nbsp;&amp;nbsp; Image Name:&amp;nbsp;&amp;nbsp; Linux-3.19.0-00166-g12cb6ec&lt;/P&gt;&lt;P&gt;&amp;nbsp;&amp;nbsp; Image Type:&amp;nbsp;&amp;nbsp; ARM Linux Kernel Image (uncompressed)&lt;/P&gt;&lt;P&gt;&amp;nbsp;&amp;nbsp; Data Size:&amp;nbsp;&amp;nbsp;&amp;nbsp; 4666336 Bytes = 4.5 MiB&lt;/P&gt;&lt;P&gt;&amp;nbsp;&amp;nbsp; Load Address: 80008000&lt;/P&gt;&lt;P&gt;&amp;nbsp;&amp;nbsp; Entry Point:&amp;nbsp; 80008000&lt;/P&gt;&lt;P&gt;&amp;nbsp;&amp;nbsp; Verifying Checksum ... OK&lt;/P&gt;&lt;P&gt;## Flattened Device Tree blob at 88000000&lt;/P&gt;&lt;P&gt;&amp;nbsp;&amp;nbsp; Booting using the fdt blob at 0x88000000&lt;/P&gt;&lt;P&gt;&amp;nbsp;&amp;nbsp; Loading Kernel Image ... OK&lt;/P&gt;&lt;P&gt;&amp;nbsp;&amp;nbsp; Loading Device Tree to 8fc7e000, end 8fc86558 ... OK&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Starting kernel ...&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Uncompressing Linux...&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Kernel was built&lt;/P&gt;&lt;P&gt;export PATH="$PATH:/opt/freescale/usr/local/gcc-4.6.2-glibc-2.13-linaro-multilib-2011.12/fsl-linaro-toolchain/bin/"&lt;/P&gt;&lt;P&gt;export ARCH=arm&lt;/P&gt;&lt;P&gt;export CROSS_COMPILE=arm-none-linux-gnueabi-&lt;/P&gt;&lt;P&gt;export LOADADDR=80008000&lt;/P&gt;&lt;P&gt;make imx_v6_v7_defconfig&lt;/P&gt;&lt;P&gt;make uImage dtbs&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;uImage is uploaded to 0x82000000&lt;/P&gt;&lt;P&gt;imx6sl-evk.dtb is uploaded to 0x88000000&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Same uImage boots fine on the MX6SL-EVK, any ideas?&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Fri, 07 Aug 2015 15:30:50 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400914#M59173</guid>
      <dc:creator>Jon_Bagg</dc:creator>
      <dc:date>2015-08-07T15:30:50Z</dc:date>
    </item>
    <item>
      <title>Re: u-boot for custom board based on MX6SLEVK with DDR3</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400915#M59174</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;A suggestion: instead of passing "earlyprintk=serial,ttymxc0,115200", pass only "earlyprintk" in the kernel command line.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Then run 'make menuconfig'&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Select Kernel Hacking ---&amp;gt;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;TABLE&gt;&lt;TBODY&gt;&lt;TR&gt;&lt;TD&gt; &lt;/TD&gt;&lt;TD&gt;[*] Kernel low-level debugging functions (read help!)&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; &lt;/TD&gt;&lt;TD&gt; &lt;/TD&gt;&lt;/TR&gt;&lt;TR&gt;&lt;TD&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; &lt;/TD&gt;&lt;TD&gt;Kernel low-level debugging port (i.MX6SL Debug UART)&amp;nbsp; ---&amp;gt; &lt;/TD&gt;&lt;/TR&gt;&lt;TR&gt;&lt;TD&gt; &lt;/TD&gt;&lt;TD&gt;(1) i.MX Debug UART Port Selection (NEW)&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; &lt;/TD&gt;&lt;TD&gt; &lt;/TD&gt;&lt;/TR&gt;&lt;TR&gt;&lt;TD&gt; &lt;/TD&gt;&lt;TD&gt;&lt;P&gt;[*] Early printk &lt;/P&gt;&lt;/TD&gt;&lt;/TR&gt;&lt;/TBODY&gt;&lt;/TABLE&gt;&lt;P&gt;Regards,&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Fabio Estevam&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Fri, 07 Aug 2015 20:22:21 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400915#M59174</guid>
      <dc:creator>fabio_estevam</dc:creator>
      <dc:date>2015-08-07T20:22:21Z</dc:date>
    </item>
    <item>
      <title>Re: u-boot for custom board based on MX6SLEVK with DDR3</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400916#M59175</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Passing only "earlyprintk" got some debug info - Thanks!&amp;nbsp; Most of the time I get&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Uncompressing Linux...&lt;/P&gt;&lt;P&gt;Compressed data violation&lt;/P&gt;&lt;P&gt;-- System halted&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Sometimes the kernel starts to boot but dies at random places.&amp;nbsp; Attached are three logs from when the kernel started but crashed at a random place.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;I put some code in arch/arm/boot/compressed/misc.c in function decompress_kernel() to print the variables being passed to decompress_kernel()...&lt;/P&gt;&lt;P&gt;input_data = 0x8087A0F4&lt;/P&gt;&lt;P&gt;length (input_data_end - input_data) = 0x004718CA&lt;/P&gt;&lt;P&gt;output_data = 0x80008000&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Mon, 10 Aug 2015 15:30:31 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400916#M59175</guid>
      <dc:creator>Jon_Bagg</dc:creator>
      <dc:date>2015-08-10T15:30:31Z</dc:date>
    </item>
    <item>
      <title>Re: u-boot for custom board based on MX6SLEVK with DDR3</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400917#M59176</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Random crashes usually indicate issues with the DDR initialization. Maybe you should review the DDR init in U-boot.&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Mon, 10 Aug 2015 15:34:25 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400917#M59176</guid>
      <dc:creator>fabio_estevam</dc:creator>
      <dc:date>2015-08-10T15:34:25Z</dc:date>
    </item>
    <item>
      <title>Re: u-boot for custom board based on MX6SLEVK with DDR3</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400918#M59177</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Yes, it does feel like a memory issue.&amp;nbsp; I compared my u-boot DCD cfg file to the MX6SL_MMDC_DDR3_register_programming_aid_v0.7.xlsx and they are identical except for the calibration registers I took from the DDR stress tester.&amp;nbsp; I also compared it to the .inc file from DDR stress tester and everything is identical except for the CS0_END and MMDC0_MDCTL as they have been configured for my board / memory.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Does this spreadsheet generate everything necessary for the DCD? or are there additional registers that need to be configured?&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Mon, 10 Aug 2015 19:38:21 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400918#M59177</guid>
      <dc:creator>Jon_Bagg</dc:creator>
      <dc:date>2015-08-10T19:38:21Z</dc:date>
    </item>
    <item>
      <title>Re: u-boot for custom board based on MX6SLEVK with DDR3</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400919#M59178</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Is there a way to start the cpu at a slower clock in u-boot?&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Tue, 11 Aug 2015 19:15:52 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400919#M59178</guid>
      <dc:creator>Jon_Bagg</dc:creator>
      <dc:date>2015-08-11T19:15:52Z</dc:date>
    </item>
    <item>
      <title>Re: u-boot for custom board based on MX6SLEVK with DDR3</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400920#M59179</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;If you set BT_FREQ (BOOT_CFG2[2]) = 1 the CPU will boot at 400 MHz as opposed to 800 MHz.&lt;/P&gt;&lt;P&gt;See Table 8-5 in the reference manual.&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Tue, 11 Aug 2015 21:01:33 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400920#M59179</guid>
      <dc:creator>JohnBirch</dc:creator>
      <dc:date>2015-08-11T21:01:33Z</dc:date>
    </item>
    <item>
      <title>Re: u-boot for custom board based on MX6SLEVK with DDR3</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400921#M59180</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Does BOOT_CFG2[2] map to LCD_DAT10 pin?&amp;nbsp; I set LCD_DAT10 pin high and u-boot still says it is 792 MHz&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;46.7.2 SRC Boot Mode Register 1 (Pg 2790)&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;BOOT_CFG2[2] = bit 10&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Table 46-1.SRC External Signals (Pg 2770)&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;says SRC_BOOT_CFG10 = LCD_DAT10&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Wed, 12 Aug 2015 12:51:35 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400921#M59180</guid>
      <dc:creator>Jon_Bagg</dc:creator>
      <dc:date>2015-08-12T12:51:35Z</dc:date>
    </item>
    <item>
      <title>Re: u-boot for custom board based on MX6SLEVK with DDR3</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400922#M59181</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Should the DCD be setting up the watchdog?&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Wed, 12 Aug 2015 15:33:19 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400922#M59181</guid>
      <dc:creator>Jon_Bagg</dc:creator>
      <dc:date>2015-08-12T15:33:19Z</dc:date>
    </item>
    <item>
      <title>Re: u-boot for custom board based on MX6SLEVK with DDR3</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400923#M59182</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;John, I think we have a hardware issue.&amp;nbsp; I have a SAW wave form on VDD_SOC_CAP.&amp;nbsp; The titanium capacitor on VDD_SOC_CAP was installed backwards.&amp;nbsp; I quickly looked through the mx6sl's hardware development guide for capacitor requirements for VDD_SOC_CAP.&amp;nbsp; It only says 22uF and doesn't list a ESR rating.&amp;nbsp; I'm thinking these 22uF caps should be a ceramic and not a titanium.&amp;nbsp; It would be nice to know a ESR &amp;amp; capacitance range for VDD_SOC_CAP decoupling.&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Thu, 13 Aug 2015 13:37:57 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400923#M59182</guid>
      <dc:creator>Jon_Bagg</dc:creator>
      <dc:date>2015-08-13T13:37:57Z</dc:date>
    </item>
    <item>
      <title>Re: u-boot for custom board based on MX6SLEVK with DDR3</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400924#M59183</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;With it put in properly does it work OK now?&lt;/P&gt;&lt;P&gt;I’ve had backwards tantalum caps shoot up fireballs, which lets you know there’s a problem ☺&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;A SAW wave is not right, what voltages does it go up/down to?  What is the VDD_SOC look like?&lt;/P&gt;&lt;P&gt;We have been using {CER 22UF 4V 20% X5R 0603} for the 22uF on our boards&lt;/P&gt;&lt;P&gt;Note that you should only have 22uF maximum on the VDD_xxx_CAP lines.&lt;/P&gt;&lt;P&gt;The following is from the Hardware Development Guide.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Best regards,&lt;/P&gt;&lt;P&gt;   John&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;John Birch&lt;/P&gt;&lt;P&gt;Senior Field Applications Engineer&lt;/P&gt;&lt;P&gt;Freescale Semiconductor&lt;/P&gt;&lt;P&gt;john.birch@freescale.com&amp;lt;mailto:john.birch@freescale.com&amp;gt;&lt;/P&gt;&lt;P&gt;416.569.5903&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Thu, 13 Aug 2015 14:15:18 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400924#M59183</guid>
      <dc:creator>JohnBirch</dc:creator>
      <dc:date>2015-08-13T14:15:18Z</dc:date>
    </item>
    <item>
      <title>Re: u-boot for custom board based on MX6SLEVK with DDR3</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400925#M59184</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Yes, the kernel boots now that I changed the caps.&amp;nbsp; There is no longer a SAW waveform.&amp;nbsp; Thanks for your help.&amp;nbsp; For some reason we used a 402 footprint instead of a 603 like the reference design, so we can only get a 402 ceramic up to 10uF.&amp;nbsp; I'd rather use a ceramic than a tantalum.&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Thu, 13 Aug 2015 16:09:04 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400925#M59184</guid>
      <dc:creator>Jon_Bagg</dc:creator>
      <dc:date>2015-08-13T16:09:04Z</dc:date>
    </item>
    <item>
      <title>Re: u-boot for custom board based on MX6SLEVK with DDR3</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400926#M59185</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Great.  Thanks&lt;/P&gt;&lt;P&gt;John&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Thu, 13 Aug 2015 16:17:06 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400926#M59185</guid>
      <dc:creator>JohnBirch</dc:creator>
      <dc:date>2015-08-13T16:17:06Z</dc:date>
    </item>
    <item>
      <title>Re: u-boot for custom board based on MX6SLEVK with DDR3</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400927#M59186</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Glad to know the kernel boots fine now, Jonathan!&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Thu, 13 Aug 2015 16:34:43 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/u-boot-for-custom-board-based-on-MX6SLEVK-with-DDR3/m-p/400927#M59186</guid>
      <dc:creator>fabio_estevam</dc:creator>
      <dc:date>2015-08-13T16:34:43Z</dc:date>
    </item>
  </channel>
</rss>

