<?xml version="1.0" encoding="UTF-8"?>
<rss xmlns:content="http://purl.org/rss/1.0/modules/content/" xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:rdf="http://www.w3.org/1999/02/22-rdf-syntax-ns#" xmlns:taxo="http://purl.org/rss/1.0/modules/taxonomy/" version="2.0">
  <channel>
    <title>topic Re: DDR3 calibration tool write leveling issue in i.MX Processors</title>
    <link>https://community.nxp.com/t5/i-MX-Processors/DDR3-calibration-tool-write-leveling-issue/m-p/333497#M45174</link>
    <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Unfortunately for memory module I haven't schematic, because it is a standard module sell to notebook market. The connection from processor to DDR connector I had care to maintain signals not swapped. Probably there's some signal swap in the AVANT PCB and in SMART M doesn't. Are there some way to estimate correct write leveling register value without use the calibration tool?&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
    <pubDate>Fri, 30 Jan 2015 13:33:35 GMT</pubDate>
    <dc:creator>leonardoprates</dc:creator>
    <dc:date>2015-01-30T13:33:35Z</dc:date>
    <item>
      <title>DDR3 calibration tool write leveling issue</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/DDR3-calibration-tool-write-leveling-issue/m-p/333493#M45170</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;I have a custom board similar to SabreSD using latest Linux release (Yocto dizzy). I use a standard notebook memory module (204 pin SODIMM 2GB 1333MHz/1600MHz) connected to IMX6Q processor. I have tested with a memory module manufactured by SMART Modules (2GB 1333MHz) and everything works well. I have used the calibration and stress tool (1.0.3) and I got calibration data necessary to complete memory configuration with success. &lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;I have tested another module, manufactured by Avant that uses NANYA memory chip and this module works too, but write leveling calibration procedure with this module finishes so fast and result for the four related registers are 0x001F001F. &lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;MMDC_MPWLDECTRL0 ch0 after write level cal: 0x001F001F&lt;/P&gt;&lt;P&gt;MMDC_MPWLDECTRL1 ch0 after write level cal: 0x001F001F&lt;/P&gt;&lt;P&gt;MMDC_MPWLDECTRL0 ch1 after write level cal: 0x001F001F&lt;/P&gt;&lt;P&gt;MMDC_MPWLDECTRL1 ch1 after write level cal: 0x001F001F&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;I have tried some times and always the result is the same. For DQS calibration&amp;nbsp; the results are as expected. For SMART M, the write leveling gives more realist result. I have made some tests and write leveling values that I get for SMART M works better in Avant memory than 0x001F001F result from write leveling calibration process for this module.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Someone knows the possible reason for this default value return?&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Thanks,&lt;/P&gt;&lt;P&gt;Leonardo&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Thu, 29 Jan 2015 23:34:02 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/DDR3-calibration-tool-write-leveling-issue/m-p/333493#M45170</guid>
      <dc:creator>leonardoprates</dc:creator>
      <dc:date>2015-01-29T23:34:02Z</dc:date>
    </item>
    <item>
      <title>Re: DDR3 calibration tool write leveling issue</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/DDR3-calibration-tool-write-leveling-issue/m-p/333494#M45171</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Hi Leonardo&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;reason may be swapped&amp;nbsp; DDR bit connections, as described in &lt;/P&gt;&lt;P&gt;&lt;A href="http://cache.freescale.com/files/32bit/doc/app_note/AN4467.pdf?fasp=1&amp;amp;WT_TYPE=Application%20Notes&amp;amp;WT_VENDOR=FREESCALE&amp;amp;WT_FILE_FORMAT=pdf&amp;amp;WT_ASSET=Documentation&amp;amp;fileExt=.pdf"&gt;AN4467&lt;/A&gt; i.MX 6 Series DDR Calibration sect.11 Write Leveling&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;i.MX 6 Series write leveling calibration senses the LSB of each DQx byte for the write leveling feedback.&lt;/P&gt;&lt;P&gt;That means, bits 0, 8, 16, and 24 (as well as 32, 40, 48, and 56, when 64-bits DDR3 or dual 32-bits&lt;/P&gt;&lt;P&gt;LPDDR2 is used) of the DQ bus are being used. This fact should be considered during board design.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Best regards&lt;/P&gt;&lt;P&gt;igor&lt;/P&gt;&lt;P&gt;-----------------------------------------------------------------------------------------------------------------------&lt;/P&gt;&lt;P&gt;Note: If this post answers your question, please click the Correct Answer button. Thank you!&lt;/P&gt;&lt;P&gt;-----------------------------------------------------------------------------------------------------------------------&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Fri, 30 Jan 2015 01:50:17 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/DDR3-calibration-tool-write-leveling-issue/m-p/333494#M45171</guid>
      <dc:creator>igorpadykov</dc:creator>
      <dc:date>2015-01-30T01:50:17Z</dc:date>
    </item>
    <item>
      <title>Re: DDR3 calibration tool write leveling issue</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/DDR3-calibration-tool-write-leveling-issue/m-p/333495#M45172</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Hi Igor, the connection between my processor and SODIMM connector is not swapped. Maybe Avant DDR module can be some signal swap but if module does it they doesn't follow JEDEC, right?&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;I have a module from SMART M that write leveling calibration works well, than I believe that my connections are ok.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;span class="lia-inline-image-display-wrapper" image-alt="FOTO2.jpg"&gt;&lt;img src="https://community.nxp.com/t5/image/serverpage/image-id/49778i73196A31425A33AD/image-size/large?v=v2&amp;amp;px=999" role="button" title="FOTO2.jpg" alt="FOTO2.jpg" /&gt;&lt;/span&gt;&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Fri, 30 Jan 2015 10:45:08 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/DDR3-calibration-tool-write-leveling-issue/m-p/333495#M45172</guid>
      <dc:creator>leonardoprates</dc:creator>
      <dc:date>2015-01-30T10:45:08Z</dc:date>
    </item>
    <item>
      <title>Re: DDR3 calibration tool write leveling issue</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/DDR3-calibration-tool-write-leveling-issue/m-p/333496#M45173</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Hi Leonardo&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;it does not relates to jedec and&lt;/P&gt;&lt;P&gt;from picture is is not possible to say that, since one &lt;/P&gt;&lt;P&gt;needs to look at schematic. More details one can find in &lt;/P&gt;&lt;P&gt;sect.3.5.1 Swapping data lines &lt;A href="http://cache.freescale.com/files/32bit/doc/user_guide/IMX6DQ6SDLHDG.pdf?fasp=1&amp;amp;WT_TYPE=Users%20Guides&amp;amp;WT_VENDOR=FREESCALE&amp;amp;WT_FILE_FORMAT=pdf&amp;amp;WT_ASSET=Documentation&amp;amp;fileExt=.pdf"&gt;IMX6DQ6SDLHDG&lt;/A&gt; &lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;~igor&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Fri, 30 Jan 2015 10:59:56 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/DDR3-calibration-tool-write-leveling-issue/m-p/333496#M45173</guid>
      <dc:creator>igorpadykov</dc:creator>
      <dc:date>2015-01-30T10:59:56Z</dc:date>
    </item>
    <item>
      <title>Re: DDR3 calibration tool write leveling issue</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/DDR3-calibration-tool-write-leveling-issue/m-p/333497#M45174</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Unfortunately for memory module I haven't schematic, because it is a standard module sell to notebook market. The connection from processor to DDR connector I had care to maintain signals not swapped. Probably there's some signal swap in the AVANT PCB and in SMART M doesn't. Are there some way to estimate correct write leveling register value without use the calibration tool?&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Fri, 30 Jan 2015 13:33:35 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/DDR3-calibration-tool-write-leveling-issue/m-p/333497#M45174</guid>
      <dc:creator>leonardoprates</dc:creator>
      <dc:date>2015-01-30T13:33:35Z</dc:date>
    </item>
    <item>
      <title>Re: DDR3 calibration tool write leveling issue</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/DDR3-calibration-tool-write-leveling-issue/m-p/333498#M45175</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;If DDR tests run without errors one can leave default vlaues.&lt;/P&gt;&lt;P&gt;Also one can check &lt;A href="http://cache.freescale.com/files/32bit/doc/app_note/AN4467.pdf?fasp=1&amp;amp;WT_TYPE=Application%20Notes&amp;amp;WT_VENDOR=FREESCALE&amp;amp;WT_FILE_FORMAT=pdf&amp;amp;WT_ASSET=Documentation&amp;amp;fileExt=.pdf"&gt;AN4467&lt;/A&gt; i.MX 6 Series DDR Calibration&lt;/P&gt;&lt;P&gt;it gives steps for write leveling calibration. Run code with jtag&lt;/P&gt;&lt;P&gt;and choose best option experimentally.&lt;/P&gt;&lt;P&gt;One can look at overview of DDR Stress Test Tool&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;A _jive_internal="true" class="loading" href="https://community.nxp.com/docs/DOC-101708" title="https://community.freescale.com/docs/DOC-101708"&gt;https://community.freescale.com/docs/DOC-101708&lt;/A&gt;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;~igor&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Fri, 30 Jan 2015 14:19:58 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/DDR3-calibration-tool-write-leveling-issue/m-p/333498#M45175</guid>
      <dc:creator>igorpadykov</dc:creator>
      <dc:date>2015-01-30T14:19:58Z</dc:date>
    </item>
  </channel>
</rss>

