<?xml version="1.0" encoding="UTF-8"?>
<rss xmlns:content="http://purl.org/rss/1.0/modules/content/" xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:rdf="http://www.w3.org/1999/02/22-rdf-syntax-ns#" xmlns:taxo="http://purl.org/rss/1.0/modules/taxonomy/" version="2.0">
  <channel>
    <title>i.MX ProcessorsのトピックRe: I.MX8MLPLUS ASRC resampling issue</title>
    <link>https://community.nxp.com/t5/i-MX-Processors/I-MX8MLPLUS-ASRC-resampling-issue/m-p/2339108#M244629</link>
    <description>&lt;P&gt;&lt;U&gt;&lt;a href="https://community.nxp.com/t5/user/viewprofilepage/user-id/25002"&gt;@hongdong_chu&lt;/a&gt;&amp;nbsp;&lt;/U&gt;&lt;/P&gt;&lt;P&gt;&lt;U&gt;many&amp;nbsp; thanks for you help ,customer had accepted us suggest ,he will choose add more IC to solution it.&lt;/U&gt;&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;&lt;U&gt;thanks a lot&lt;/U&gt;&lt;/P&gt;</description>
    <pubDate>Wed, 25 Mar 2026 09:22:51 GMT</pubDate>
    <dc:creator>amandalin</dc:creator>
    <dc:date>2026-03-25T09:22:51Z</dc:date>
    <item>
      <title>I.MX8MLPLUS ASRC resampling issue</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/I-MX8MLPLUS-ASRC-resampling-issue/m-p/2334465#M244540</link>
      <description>&lt;P&gt;&lt;a href="https://community.nxp.com/t5/user/viewprofilepage/user-id/25002"&gt;@hongdong_chu&lt;/a&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;客户在用NXP I.MX8MPLUS，I.MX8MPLUS搭配外部的FPGA and DANTE 音频模块。首先I.MX8MPLUS在整个板子上面是从设备，I.MX8MPLUS通过网络1588协议跟外部的Clock generator相连后，链接到FPGA后，达到时钟同步。FPGA的MCLK通过SAI3跟I.MX8MPLS连接；外部的DANTE模块跟I.MX8MPLUS通过SAI2相连，但是DANTE的采样率不稳定（DANTE的音频模块时钟是DANTE自己的时钟）。在这个架构里，因为两个信号源分别是通过FPGA和DANTE模块给过来，时钟域不同，客户希望通过I.MX8MPLUS的ASRC达到DANTE和I.MX8MPLUS的时钟域一样，客户想了解ASRC工作原理以及是否满足他们现在架构要求&lt;/P&gt;&lt;P&gt;谢谢&lt;/P&gt;</description>
      <pubDate>Wed, 18 Mar 2026 06:37:56 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/I-MX8MLPLUS-ASRC-resampling-issue/m-p/2334465#M244540</guid>
      <dc:creator>amandalin</dc:creator>
      <dc:date>2026-03-18T06:37:56Z</dc:date>
    </item>
    <item>
      <title>Re: I.MX8MLPLUS ASRC resampling issue</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/I-MX8MLPLUS-ASRC-resampling-issue/m-p/2335561#M244555</link>
      <description>&lt;P&gt;&lt;a href="https://community.nxp.com/t5/user/viewprofilepage/user-id/170319"&gt;@amandalin&lt;/a&gt;&amp;nbsp;&lt;/P&gt;
&lt;DIV&gt;
&lt;P&gt;As discussed in the meeting with Hollyland, the ASRC can indeed address sample rate mismatches between different clock domains, but there are still some issues.&lt;/P&gt;
&lt;P&gt;In the customer’s system diagram, there is already a synchronization mechanism in place among the FPGA, the i.MX8MP, and the network side. The remaining challenge is the synchronization with DANTE.&lt;/P&gt;
&lt;P&gt;The ASRC can align the DANTE clock rate to its internal operating clock, but the operating clock is derived from the SYS PLL, which&amp;nbsp;uses the 24 MHz crystal as clock source by default. Therefore, the ASRC operating clock and the network‑based clock still have a rate matching problem.&amp;nbsp;And changing the SYS PLL's reference clock may affect the stability of the whole system, so the problem is difficult to address.&lt;/P&gt;
&lt;DIV&gt;One feasible solution is to use an external module for the ASRC conversion, with its clock sourced from the clock generator in the diagram.&lt;/DIV&gt;
&lt;/DIV&gt;</description>
      <pubDate>Thu, 19 Mar 2026 07:42:14 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/I-MX8MLPLUS-ASRC-resampling-issue/m-p/2335561#M244555</guid>
      <dc:creator>hongdong_chu</dc:creator>
      <dc:date>2026-03-19T07:42:14Z</dc:date>
    </item>
    <item>
      <title>Re: I.MX8MLPLUS ASRC resampling issue</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/I-MX8MLPLUS-ASRC-resampling-issue/m-p/2339108#M244629</link>
      <description>&lt;P&gt;&lt;U&gt;&lt;a href="https://community.nxp.com/t5/user/viewprofilepage/user-id/25002"&gt;@hongdong_chu&lt;/a&gt;&amp;nbsp;&lt;/U&gt;&lt;/P&gt;&lt;P&gt;&lt;U&gt;many&amp;nbsp; thanks for you help ,customer had accepted us suggest ,he will choose add more IC to solution it.&lt;/U&gt;&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;&lt;U&gt;thanks a lot&lt;/U&gt;&lt;/P&gt;</description>
      <pubDate>Wed, 25 Mar 2026 09:22:51 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/I-MX8MLPLUS-ASRC-resampling-issue/m-p/2339108#M244629</guid>
      <dc:creator>amandalin</dc:creator>
      <dc:date>2026-03-25T09:22:51Z</dc:date>
    </item>
  </channel>
</rss>

