<?xml version="1.0" encoding="UTF-8"?>
<rss xmlns:content="http://purl.org/rss/1.0/modules/content/" xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:rdf="http://www.w3.org/1999/02/22-rdf-syntax-ns#" xmlns:taxo="http://purl.org/rss/1.0/modules/taxonomy/" version="2.0">
  <channel>
    <title>topic Re: NVCC_ENET Sequecing at iMx8M Nano in i.MX Processors</title>
    <link>https://community.nxp.com/t5/i-MX-Processors/NVCC-ENET-Sequecing-at-iMx8M-Nano/m-p/1276646#M174035</link>
    <description>&lt;P&gt;Hi Sergio&lt;/P&gt;
&lt;P&gt;&amp;nbsp;&lt;/P&gt;
&lt;P&gt;NVCC_ENET is powered from VDD_1V8 on p.8 SPF-31407 Baseboard schematic,&lt;/P&gt;
&lt;P&gt;produced by pmic on step 7.&lt;/P&gt;
&lt;P&gt;&lt;A href="https://www.nxp.com/design/development-boards/i-mx-evaluation-and-development-boards/evaluation-kit-for-the-i-mx-8m-nano-applications-processor:8MNANOD4-EVK" target="_blank"&gt;https://www.nxp.com/design/development-boards/i-mx-evaluation-and-development-boards/evaluation-kit-for-the-i-mx-8m-nano-applications-processor:8MNANOD4-EVK&lt;/A&gt;&lt;/P&gt;
&lt;P&gt;&amp;nbsp;&lt;/P&gt;
&lt;P&gt;Best regards&lt;BR /&gt;igor&lt;/P&gt;</description>
    <pubDate>Fri, 14 May 2021 00:43:35 GMT</pubDate>
    <dc:creator>igorpadykov</dc:creator>
    <dc:date>2021-05-14T00:43:35Z</dc:date>
    <item>
      <title>NVCC_ENET Sequecing at iMx8M Nano</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/NVCC-ENET-Sequecing-at-iMx8M-Nano/m-p/1276581#M174030</link>
      <description>&lt;P&gt;Good Morning,&lt;/P&gt;&lt;P&gt;At IMx8M nano power sequencing, NVCC_ENET is one of the last supply to power up, after it just have the VDD_MIPI_1v2 and finally POR_B as figure attached.&lt;/P&gt;&lt;P&gt;My doubt is because, at my system, the NVCC_ENET power also the RGMII PHY (what look like make sense as both need the same power level ). As this voltage do not come from the PMIC system (it is independent) - similar to the ref designs&lt;/P&gt;&lt;P&gt;But, as this voltage is not provided from PMIC, the power sequence is not guarantee and using the&amp;nbsp;PCA9450 PMIC is not possible to configure POR_B timing because the PCA9450 can't save initial config.&lt;/P&gt;&lt;P&gt;My question is to understand if the NVCC_ENET should really comply to this sequencing or it can be independent... Looking the reference designs 8MNANOD4-EVK and&amp;nbsp;X-815LPD4-CPUCY-DF per example the NVCC_ENET comes from the base board as is really hard to believe that its sequencing is guaranteed at these boards.&lt;/P&gt;&lt;P&gt;Thanks&lt;/P&gt;&lt;P&gt;Sérgio&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;</description>
      <pubDate>Thu, 13 May 2021 20:30:33 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/NVCC-ENET-Sequecing-at-iMx8M-Nano/m-p/1276581#M174030</guid>
      <dc:creator>sergiospader</dc:creator>
      <dc:date>2021-05-13T20:30:33Z</dc:date>
    </item>
    <item>
      <title>Re: NVCC_ENET Sequecing at iMx8M Nano</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/NVCC-ENET-Sequecing-at-iMx8M-Nano/m-p/1276646#M174035</link>
      <description>&lt;P&gt;Hi Sergio&lt;/P&gt;
&lt;P&gt;&amp;nbsp;&lt;/P&gt;
&lt;P&gt;NVCC_ENET is powered from VDD_1V8 on p.8 SPF-31407 Baseboard schematic,&lt;/P&gt;
&lt;P&gt;produced by pmic on step 7.&lt;/P&gt;
&lt;P&gt;&lt;A href="https://www.nxp.com/design/development-boards/i-mx-evaluation-and-development-boards/evaluation-kit-for-the-i-mx-8m-nano-applications-processor:8MNANOD4-EVK" target="_blank"&gt;https://www.nxp.com/design/development-boards/i-mx-evaluation-and-development-boards/evaluation-kit-for-the-i-mx-8m-nano-applications-processor:8MNANOD4-EVK&lt;/A&gt;&lt;/P&gt;
&lt;P&gt;&amp;nbsp;&lt;/P&gt;
&lt;P&gt;Best regards&lt;BR /&gt;igor&lt;/P&gt;</description>
      <pubDate>Fri, 14 May 2021 00:43:35 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/NVCC-ENET-Sequecing-at-iMx8M-Nano/m-p/1276646#M174035</guid>
      <dc:creator>igorpadykov</dc:creator>
      <dc:date>2021-05-14T00:43:35Z</dc:date>
    </item>
    <item>
      <title>Re: NVCC_ENET Sequecing at iMx8M Nano</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/NVCC-ENET-Sequecing-at-iMx8M-Nano/m-p/1276989#M174063</link>
      <description>&lt;P&gt;Hello,&lt;/P&gt;&lt;P&gt;Yes, It is a little bit confusing... because it has two 0Rs, one comming from&amp;nbsp;ENET_VDDIO and other from VDD_1V8 as you mentioned....&lt;/P&gt;&lt;P&gt;But, at my case the NVCC_ENET is 2v5 ( I do not use AR8031) as my interface do not support 1v8 or 3v3.&lt;/P&gt;&lt;P&gt;which will be the solution for sequecing power as PMIC do not output 2v5 ?&lt;/P&gt;&lt;P&gt;I attached a picture showing an example of 2v5 usage, with mounting options of&amp;nbsp;&lt;SPAN&gt;SPF-31407 sch.&lt;/SPAN&gt;&lt;/P&gt;&lt;P&gt;Thanks for prompt answer!&lt;/P&gt;</description>
      <pubDate>Fri, 14 May 2021 11:45:58 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/NVCC-ENET-Sequecing-at-iMx8M-Nano/m-p/1276989#M174063</guid>
      <dc:creator>sergiospader</dc:creator>
      <dc:date>2021-05-14T11:45:58Z</dc:date>
    </item>
    <item>
      <title>Re: NVCC_ENET Sequecing at iMx8M Nano</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/NVCC-ENET-Sequecing-at-iMx8M-Nano/m-p/1280649#M174410</link>
      <description>&lt;P&gt;Hi Sergio&lt;/P&gt;
&lt;P&gt;&amp;nbsp;&lt;/P&gt;
&lt;P&gt;if used 2v5 not produced by PMIC, it is necessary to design schematic solution&lt;/P&gt;
&lt;P&gt;conforming power-up sequence described in datasheet. Probably with separate regulator&lt;/P&gt;
&lt;P&gt;turned on with one of the voltages produced by pmic.&lt;/P&gt;
&lt;P&gt;&amp;nbsp;&lt;/P&gt;
&lt;P&gt;Best regards&lt;BR /&gt;igor&lt;/P&gt;</description>
      <pubDate>Sat, 22 May 2021 05:18:10 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/NVCC-ENET-Sequecing-at-iMx8M-Nano/m-p/1280649#M174410</guid>
      <dc:creator>igorpadykov</dc:creator>
      <dc:date>2021-05-22T05:18:10Z</dc:date>
    </item>
  </channel>
</rss>

