<?xml version="1.0" encoding="UTF-8"?>
<rss xmlns:content="http://purl.org/rss/1.0/modules/content/" xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:rdf="http://www.w3.org/1999/02/22-rdf-syntax-ns#" xmlns:taxo="http://purl.org/rss/1.0/modules/taxonomy/" version="2.0">
  <channel>
    <title>i.MX Processors中的主题 iMX6 DDR3 Address Line Layout</title>
    <link>https://community.nxp.com/t5/i-MX-Processors/iMX6-DDR3-Address-Line-Layout/m-p/802910#M124026</link>
    <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Hi,&amp;nbsp;&lt;/P&gt;&lt;P&gt;I'm trying to&amp;nbsp;route a T-Branch topology Address Line on iMX6Q.&lt;/P&gt;&lt;P&gt;The board will be little, and I use 12 layer stack up, (4 sig. layer, 4 gnd layer, 4 Pw layer).&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;I would like to try to route all the add/cmd signals on an inner layer,&amp;nbsp;but I should have a lot of space between memories chip.&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;I noted that in the evaluation board MCIMX6Q-SBD the address line&amp;nbsp;it has been divided on two layers. (half line on bottom layer and half on inner layer I do not remember which one).&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Could it be a good solution?&amp;nbsp;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;SPAN style="color: #000000; background-color: #ffffff; font-size: 13px;"&gt;Thanks!&lt;/SPAN&gt;&lt;/P&gt;&lt;P&gt;&lt;SPAN style="color: #000000; background-color: #ffffff; font-size: 13px;"&gt;Massimo&amp;nbsp;&lt;/SPAN&gt;&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
    <pubDate>Fri, 07 Sep 2018 09:36:30 GMT</pubDate>
    <dc:creator>massimomantovan</dc:creator>
    <dc:date>2018-09-07T09:36:30Z</dc:date>
    <item>
      <title>iMX6 DDR3 Address Line Layout</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/iMX6-DDR3-Address-Line-Layout/m-p/802910#M124026</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Hi,&amp;nbsp;&lt;/P&gt;&lt;P&gt;I'm trying to&amp;nbsp;route a T-Branch topology Address Line on iMX6Q.&lt;/P&gt;&lt;P&gt;The board will be little, and I use 12 layer stack up, (4 sig. layer, 4 gnd layer, 4 Pw layer).&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;I would like to try to route all the add/cmd signals on an inner layer,&amp;nbsp;but I should have a lot of space between memories chip.&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;I noted that in the evaluation board MCIMX6Q-SBD the address line&amp;nbsp;it has been divided on two layers. (half line on bottom layer and half on inner layer I do not remember which one).&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Could it be a good solution?&amp;nbsp;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;SPAN style="color: #000000; background-color: #ffffff; font-size: 13px;"&gt;Thanks!&lt;/SPAN&gt;&lt;/P&gt;&lt;P&gt;&lt;SPAN style="color: #000000; background-color: #ffffff; font-size: 13px;"&gt;Massimo&amp;nbsp;&lt;/SPAN&gt;&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Fri, 07 Sep 2018 09:36:30 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/iMX6-DDR3-Address-Line-Layout/m-p/802910#M124026</guid>
      <dc:creator>massimomantovan</dc:creator>
      <dc:date>2018-09-07T09:36:30Z</dc:date>
    </item>
    <item>
      <title>Re: iMX6 DDR3 Address Line Layout</title>
      <link>https://community.nxp.com/t5/i-MX-Processors/iMX6-DDR3-Address-Line-Layout/m-p/802911#M124027</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Hi Massimo&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;general layout rules are described in i.MX6 System Development User’s Guide&lt;/P&gt;&lt;P&gt;and I think your solution also can be used.&lt;/P&gt;&lt;P&gt;&lt;A class="jive-link-external-small" href="https://community.nxp.com/external-link.jspa?url=https%3A%2F%2Fwww.nxp.com%2Fdocs%2Fen%2Fuser-guide%2FIMX6DQ6SDLHDG.pdf" rel="nofollow" target="_blank"&gt;https://www.nxp.com/docs/en/user-guide/IMX6DQ6SDLHDG.pdf&lt;/A&gt;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Best regards&lt;BR /&gt;igor&lt;BR /&gt;-----------------------------------------------------------------------------------------------------------------------&lt;BR /&gt;Note: If this post answers your question, please click the Correct Answer button. Thank you!&lt;BR /&gt;-----------------------------------------------------------------------------------------------------------------------&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Fri, 07 Sep 2018 23:20:03 GMT</pubDate>
      <guid>https://community.nxp.com/t5/i-MX-Processors/iMX6-DDR3-Address-Line-Layout/m-p/802911#M124027</guid>
      <dc:creator>igorpadykov</dc:creator>
      <dc:date>2018-09-07T23:20:03Z</dc:date>
    </item>
  </channel>
</rss>

