<?xml version="1.0" encoding="UTF-8"?>
<rss xmlns:content="http://purl.org/rss/1.0/modules/content/" xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:rdf="http://www.w3.org/1999/02/22-rdf-syntax-ns#" xmlns:taxo="http://purl.org/rss/1.0/modules/taxonomy/" version="2.0">
  <channel>
    <title>ColdFire/68K Microcontrollers and ProcessorsのトピックErrors on CODE WARRIOR headers Files</title>
    <link>https://community.nxp.com/t5/ColdFire-68K-Microcontrollers/Errors-on-CODE-WARRIOR-headers-Files/m-p/131333#M896</link>
    <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;DIV&gt;Hello all,&lt;/DIV&gt;&lt;DIV&gt;&amp;nbsp;&lt;/DIV&gt;&lt;DIV&gt;Working with the Code Warrior for the MCF52235 I find errors on the header file GPIO.H.&lt;/DIV&gt;&lt;DIV&gt;&amp;nbsp;&lt;/DIV&gt;&lt;DIV&gt;I listed this errors in another Thread but I have no reply in last 2 days. Is there someone in FREESCALE that is working on this bugs? It isn't my job but I hve to check or rewrite myself all headers file to start working better with this micro?&lt;/DIV&gt;&lt;DIV&gt;My check is complete on gpio.h file, I have only some question before attached in this thread:&lt;/DIV&gt;&lt;DIV&gt;&amp;nbsp;&lt;/DIV&gt;&lt;DIV&gt;In some&amp;nbsp;ports we have up to 4&amp;nbsp;functionality for each pin,&amp;nbsp;as described in Table 2-1 of the Reference Manual. In the bit definition&amp;nbsp;for this register (PxxPAR)&amp;nbsp;there are no mention on some of them. one example is:&lt;/DIV&gt;&lt;DIV&gt;&amp;nbsp;&lt;/DIV&gt;&lt;SPAN class="msg_source_code"&gt;&lt;SPAN class="text_smallest"&gt;Code:&lt;/SPAN&gt;&lt;/SPAN&gt;&lt;PRE&gt;/* Bit definitions and macros for MCF_GPIO_PNQPAR */#define MCF_GPIO_PNQPAR_PNQPAR1(x)&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (((x)&amp;amp;0x0003)&amp;lt;&amp;lt;2)#define MCF_GPIO_PNQPAR_PNQPAR2(x)&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (((x)&amp;amp;0x0003)&amp;lt;&amp;lt;4)#define MCF_GPIO_PNQPAR_PNQPAR3(x)&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (((x)&amp;amp;0x0003)&amp;lt;&amp;lt;6)#define MCF_GPIO_PNQPAR_PNQPAR4(x)&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (((x)&amp;amp;0x0003)&amp;lt;&amp;lt;8)#define MCF_GPIO_PNQPAR_PNQPAR5(x)&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (((x)&amp;amp;0x0003)&amp;lt;&amp;lt;10)#define MCF_GPIO_PNQPAR_PNQPAR6(x)&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (((x)&amp;amp;0x0003)&amp;lt;&amp;lt;12)#define MCF_GPIO_PNQPAR_PNQPAR7(x)&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (((x)&amp;amp;0x0003)&amp;lt;&amp;lt;14)#define MCF_GPIO_PNQPAR_IRQ1_GPIO&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0000)#define MCF_GPIO_PNQPAR_IRQ2_GPIO&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0000)#define MCF_GPIO_PNQPAR_IRQ3_GPIO&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0000)#define MCF_GPIO_PNQPAR_IRQ4_GPIO&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0000)#define MCF_GPIO_PNQPAR_IRQ5_GPIO&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0000)#define MCF_GPIO_PNQPAR_IRQ6_GPIO&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0000)#define MCF_GPIO_PNQPAR_IRQ7_GPIO&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0000)#define MCF_GPIO_PNQPAR_IRQ1_IRQ1&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0004)#define MCF_GPIO_PNQPAR_IRQ2_IRQ2&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0010)#define MCF_GPIO_PNQPAR_IRQ3_IRQ3&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0040)#define MCF_GPIO_PNQPAR_IRQ4_IRQ4&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0100)#define MCF_GPIO_PNQPAR_IRQ5_IRQ5&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0400)#define MCF_GPIO_PNQPAR_IRQ6_IRQ6&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x1000)#define MCF_GPIO_PNQPAR_IRQ7_IRQ7&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x4000)#define MCF_GPIO_PNQPAR_IRQ1_SYNCA&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0008)#define MCF_GPIO_PNQPAR_IRQ1_PWM1&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x000C)&lt;/PRE&gt;&lt;DIV&gt;&lt;BR /&gt;Note that the last 2 rows are corrected because were wrong (were 0x8000 and 0xC000).&lt;/DIV&gt;&lt;DIV&gt;&amp;nbsp;&lt;/DIV&gt;&lt;DIV&gt;In table 2-1 I read that it could be respectively:&lt;/DIV&gt;&lt;DIV&gt;&amp;nbsp;&lt;/DIV&gt;&lt;DIV&gt;&lt;SPAN style="font-family: 'Courier New';"&gt;PRIMARY SECONDARY TERTIARY&amp;nbsp;&amp;nbsp; QUATERNARY&lt;/SPAN&gt;&lt;/DIV&gt;&lt;DIV&gt;&amp;nbsp;&lt;/DIV&gt;&lt;DIV&gt;&lt;SPAN style="font-family: 'Courier New';"&gt;IRQ2&amp;nbsp;&amp;nbsp;&amp;nbsp; ---&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;FEC_RXD[3] PNQ[2]&lt;/SPAN&gt;&lt;/DIV&gt;&lt;DIV&gt;&lt;SPAN style="font-family: 'Courier New';"&gt;IRQ3&amp;nbsp;&amp;nbsp;&amp;nbsp; ---&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;FEC_RXD[2] PNQ[3]&lt;/SPAN&gt;&lt;/DIV&gt;&lt;DIV&gt;&lt;SPAN style="font-family: 'Courier New';"&gt;IRQ5&amp;nbsp;&amp;nbsp;&amp;nbsp; ---&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; FEC_RXD[1] PNQ[5]&lt;/SPAN&gt;&lt;/DIV&gt;&lt;DIV&gt;&lt;SPAN style="font-family: 'Courier New';"&gt;IRQ6&amp;nbsp;&amp;nbsp;&amp;nbsp; ---&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; FEC_RXER&amp;nbsp;&amp;nbsp; PNQ[6]&lt;/SPAN&gt;&lt;/DIV&gt;&lt;DIV&gt;&lt;BR /&gt;&lt;DIV&gt;My question is:&amp;nbsp;where are the Tertiary function definition&amp;nbsp;for pins 2, 3, 5, and 6 ?&lt;/DIV&gt;&lt;DIV&gt;&amp;nbsp;&lt;/DIV&gt;&lt;DIV&gt;Note that this is also true&amp;nbsp;for other QUAD FUNCTION PIN ASSIGNMENT REGISTER.&lt;/DIV&gt;&lt;DIV&gt;&amp;nbsp;&lt;/DIV&gt;&lt;DIV&gt;Thanks&lt;/DIV&gt;&lt;/DIV&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
    <pubDate>Tue, 26 Sep 2006 16:11:50 GMT</pubDate>
    <dc:creator>p_vagnoni</dc:creator>
    <dc:date>2006-09-26T16:11:50Z</dc:date>
    <item>
      <title>Errors on CODE WARRIOR headers Files</title>
      <link>https://community.nxp.com/t5/ColdFire-68K-Microcontrollers/Errors-on-CODE-WARRIOR-headers-Files/m-p/131333#M896</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;DIV&gt;Hello all,&lt;/DIV&gt;&lt;DIV&gt;&amp;nbsp;&lt;/DIV&gt;&lt;DIV&gt;Working with the Code Warrior for the MCF52235 I find errors on the header file GPIO.H.&lt;/DIV&gt;&lt;DIV&gt;&amp;nbsp;&lt;/DIV&gt;&lt;DIV&gt;I listed this errors in another Thread but I have no reply in last 2 days. Is there someone in FREESCALE that is working on this bugs? It isn't my job but I hve to check or rewrite myself all headers file to start working better with this micro?&lt;/DIV&gt;&lt;DIV&gt;My check is complete on gpio.h file, I have only some question before attached in this thread:&lt;/DIV&gt;&lt;DIV&gt;&amp;nbsp;&lt;/DIV&gt;&lt;DIV&gt;In some&amp;nbsp;ports we have up to 4&amp;nbsp;functionality for each pin,&amp;nbsp;as described in Table 2-1 of the Reference Manual. In the bit definition&amp;nbsp;for this register (PxxPAR)&amp;nbsp;there are no mention on some of them. one example is:&lt;/DIV&gt;&lt;DIV&gt;&amp;nbsp;&lt;/DIV&gt;&lt;SPAN class="msg_source_code"&gt;&lt;SPAN class="text_smallest"&gt;Code:&lt;/SPAN&gt;&lt;/SPAN&gt;&lt;PRE&gt;/* Bit definitions and macros for MCF_GPIO_PNQPAR */#define MCF_GPIO_PNQPAR_PNQPAR1(x)&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (((x)&amp;amp;0x0003)&amp;lt;&amp;lt;2)#define MCF_GPIO_PNQPAR_PNQPAR2(x)&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (((x)&amp;amp;0x0003)&amp;lt;&amp;lt;4)#define MCF_GPIO_PNQPAR_PNQPAR3(x)&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (((x)&amp;amp;0x0003)&amp;lt;&amp;lt;6)#define MCF_GPIO_PNQPAR_PNQPAR4(x)&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (((x)&amp;amp;0x0003)&amp;lt;&amp;lt;8)#define MCF_GPIO_PNQPAR_PNQPAR5(x)&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (((x)&amp;amp;0x0003)&amp;lt;&amp;lt;10)#define MCF_GPIO_PNQPAR_PNQPAR6(x)&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (((x)&amp;amp;0x0003)&amp;lt;&amp;lt;12)#define MCF_GPIO_PNQPAR_PNQPAR7(x)&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (((x)&amp;amp;0x0003)&amp;lt;&amp;lt;14)#define MCF_GPIO_PNQPAR_IRQ1_GPIO&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0000)#define MCF_GPIO_PNQPAR_IRQ2_GPIO&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0000)#define MCF_GPIO_PNQPAR_IRQ3_GPIO&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0000)#define MCF_GPIO_PNQPAR_IRQ4_GPIO&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0000)#define MCF_GPIO_PNQPAR_IRQ5_GPIO&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0000)#define MCF_GPIO_PNQPAR_IRQ6_GPIO&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0000)#define MCF_GPIO_PNQPAR_IRQ7_GPIO&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0000)#define MCF_GPIO_PNQPAR_IRQ1_IRQ1&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0004)#define MCF_GPIO_PNQPAR_IRQ2_IRQ2&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0010)#define MCF_GPIO_PNQPAR_IRQ3_IRQ3&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0040)#define MCF_GPIO_PNQPAR_IRQ4_IRQ4&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0100)#define MCF_GPIO_PNQPAR_IRQ5_IRQ5&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0400)#define MCF_GPIO_PNQPAR_IRQ6_IRQ6&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x1000)#define MCF_GPIO_PNQPAR_IRQ7_IRQ7&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x4000)#define MCF_GPIO_PNQPAR_IRQ1_SYNCA&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x0008)#define MCF_GPIO_PNQPAR_IRQ1_PWM1&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; (0x000C)&lt;/PRE&gt;&lt;DIV&gt;&lt;BR /&gt;Note that the last 2 rows are corrected because were wrong (were 0x8000 and 0xC000).&lt;/DIV&gt;&lt;DIV&gt;&amp;nbsp;&lt;/DIV&gt;&lt;DIV&gt;In table 2-1 I read that it could be respectively:&lt;/DIV&gt;&lt;DIV&gt;&amp;nbsp;&lt;/DIV&gt;&lt;DIV&gt;&lt;SPAN style="font-family: 'Courier New';"&gt;PRIMARY SECONDARY TERTIARY&amp;nbsp;&amp;nbsp; QUATERNARY&lt;/SPAN&gt;&lt;/DIV&gt;&lt;DIV&gt;&amp;nbsp;&lt;/DIV&gt;&lt;DIV&gt;&lt;SPAN style="font-family: 'Courier New';"&gt;IRQ2&amp;nbsp;&amp;nbsp;&amp;nbsp; ---&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;FEC_RXD[3] PNQ[2]&lt;/SPAN&gt;&lt;/DIV&gt;&lt;DIV&gt;&lt;SPAN style="font-family: 'Courier New';"&gt;IRQ3&amp;nbsp;&amp;nbsp;&amp;nbsp; ---&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;FEC_RXD[2] PNQ[3]&lt;/SPAN&gt;&lt;/DIV&gt;&lt;DIV&gt;&lt;SPAN style="font-family: 'Courier New';"&gt;IRQ5&amp;nbsp;&amp;nbsp;&amp;nbsp; ---&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; FEC_RXD[1] PNQ[5]&lt;/SPAN&gt;&lt;/DIV&gt;&lt;DIV&gt;&lt;SPAN style="font-family: 'Courier New';"&gt;IRQ6&amp;nbsp;&amp;nbsp;&amp;nbsp; ---&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp; FEC_RXER&amp;nbsp;&amp;nbsp; PNQ[6]&lt;/SPAN&gt;&lt;/DIV&gt;&lt;DIV&gt;&lt;BR /&gt;&lt;DIV&gt;My question is:&amp;nbsp;where are the Tertiary function definition&amp;nbsp;for pins 2, 3, 5, and 6 ?&lt;/DIV&gt;&lt;DIV&gt;&amp;nbsp;&lt;/DIV&gt;&lt;DIV&gt;Note that this is also true&amp;nbsp;for other QUAD FUNCTION PIN ASSIGNMENT REGISTER.&lt;/DIV&gt;&lt;DIV&gt;&amp;nbsp;&lt;/DIV&gt;&lt;DIV&gt;Thanks&lt;/DIV&gt;&lt;/DIV&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Tue, 26 Sep 2006 16:11:50 GMT</pubDate>
      <guid>https://community.nxp.com/t5/ColdFire-68K-Microcontrollers/Errors-on-CODE-WARRIOR-headers-Files/m-p/131333#M896</guid>
      <dc:creator>p_vagnoni</dc:creator>
      <dc:date>2006-09-26T16:11:50Z</dc:date>
    </item>
    <item>
      <title>Re: Errors on CODE WARRIOR headers Files</title>
      <link>https://community.nxp.com/t5/ColdFire-68K-Microcontrollers/Errors-on-CODE-WARRIOR-headers-Files/m-p/131334#M897</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;Hello Paolo,&lt;BR /&gt;&lt;BR /&gt;The Official Freescale Support does not get assignments from the Forums.&lt;BR /&gt;To be certain to get involvment from Freescale Support Representative, you need to submit a Service Request. &lt;BR /&gt;&lt;BR /&gt; &lt;B&gt;&lt;A href="http://forums.freescale.com/freescale/board/message?board.id=FORUMUSE&amp;amp;message.id=188" target="_blank"&gt;POST: [Important] How to get Technical Support&lt;/A&gt;&lt;/B&gt;&lt;BR /&gt;&lt;BR /&gt;I also advise all members/visitors to have a look at the &lt;BR /&gt;&lt;BR /&gt;&lt;B&gt;&lt;A href="http://forums.freescale.com/freescale/board?board.id=FORUMUSE" target="_blank"&gt;BOARD: Forum Use, Policies, and General Questions&lt;/A&gt;&lt;/B&gt;&lt;BR /&gt;&lt;I&gt;Post questions about the forum itself there. Share your tricks. Suggest improvements and give your feedback to the admins. All other General questions are welcomed.&lt;BR /&gt;Please NO technical question on this board, they will be moved or simply deleted.&lt;/I&gt;&lt;BR /&gt;&lt;BR /&gt;&lt;BR /&gt;Cheers,&lt;BR /&gt;Alban.&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Tue, 26 Sep 2006 19:35:25 GMT</pubDate>
      <guid>https://community.nxp.com/t5/ColdFire-68K-Microcontrollers/Errors-on-CODE-WARRIOR-headers-Files/m-p/131334#M897</guid>
      <dc:creator>Alban</dc:creator>
      <dc:date>2006-09-26T19:35:25Z</dc:date>
    </item>
  </channel>
</rss>

