<?xml version="1.0" encoding="UTF-8"?>
<rss xmlns:content="http://purl.org/rss/1.0/modules/content/" xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:rdf="http://www.w3.org/1999/02/22-rdf-syntax-ns#" xmlns:taxo="http://purl.org/rss/1.0/modules/taxonomy/" version="2.0">
  <channel>
    <title>topic Re: S32K3 functional reset causes increased start-up time in S32K</title>
    <link>https://community.nxp.com/t5/S32K/S32K3-functional-reset-causes-increased-start-up-time/m-p/2009161#M43973</link>
    <description>&lt;P&gt;Hi &lt;a href="https://community.nxp.com/t5/user/viewprofilepage/user-id/191389"&gt;@wuxianlong&lt;/a&gt;,&lt;/P&gt;
&lt;P&gt;Is the clock source active?&lt;/P&gt;
&lt;P&gt;RTD 5.0.0 uses FCG there too:&lt;/P&gt;
&lt;P&gt;&lt;span class="lia-inline-image-display-wrapper lia-image-align-inline" image-alt="danielmartynek_0-1733491890702.png" style="width: 773px;"&gt;&lt;img src="https://community.nxp.com/t5/image/serverpage/image-id/314566iE7FFFF58FBA72109/image-dimensions/773x402?v=v2" width="773" height="402" role="button" title="danielmartynek_0-1733491890702.png" alt="danielmartynek_0-1733491890702.png" /&gt;&lt;/span&gt;&lt;/P&gt;
&lt;P&gt;&amp;nbsp;&lt;/P&gt;
&lt;P&gt;Regarding the CM7_0 clock, the driver cannot disable the clock.&lt;/P&gt;
&lt;P&gt;Before the clock of a core can be disabled, the core must be stopped at WFI.&lt;/P&gt;
&lt;P&gt;This is not possible with the main core.&lt;/P&gt;
&lt;P&gt;&amp;nbsp;&lt;/P&gt;
&lt;P&gt;Regards,&lt;/P&gt;
&lt;P&gt;Daniel&lt;/P&gt;</description>
    <pubDate>Fri, 06 Dec 2024 13:34:20 GMT</pubDate>
    <dc:creator>danielmartynek</dc:creator>
    <dc:date>2024-12-06T13:34:20Z</dc:date>
    <item>
      <title>S32K3 functional reset causes increased start-up time</title>
      <link>https://community.nxp.com/t5/S32K/S32K3-functional-reset-causes-increased-start-up-time/m-p/2007817#M43910</link>
      <description>&lt;P&gt;Hi, NXP&lt;/P&gt;&lt;DIV class=""&gt;If I configure the clock source for MUX_6 to be FXOSC(NXP default configuration), then perform a “ Functional Reset”. The start-up time of the S32K3 will be much longer than that of a POR or a ” Destructive Reset.“&lt;/DIV&gt;&lt;DIV class=""&gt;&lt;span class="lia-inline-image-display-wrapper lia-image-align-inline" image-alt="wuxianlong_0-1733377628116.png" style="width: 999px;"&gt;&lt;img src="https://community.nxp.com/t5/image/serverpage/image-id/314205i1E19563AF19F95FF/image-size/large?v=v2&amp;amp;px=999" role="button" title="wuxianlong_0-1733377628116.png" alt="wuxianlong_0-1733377628116.png" /&gt;&lt;/span&gt;&lt;/DIV&gt;&lt;DIV class=""&gt;&lt;span class="lia-inline-image-display-wrapper lia-image-align-inline" image-alt="wuxianlong_1-1733378783072.png" style="width: 999px;"&gt;&lt;img src="https://community.nxp.com/t5/image/serverpage/image-id/314211iBFCBB7B1A7569EED/image-size/large?v=v2&amp;amp;px=999" role="button" title="wuxianlong_1-1733378783072.png" alt="wuxianlong_1-1733378783072.png" /&gt;&lt;/span&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;/DIV&gt;&lt;DIV class=""&gt;I found out that the reason was that in the Clock_Ip_ResetCgmXCscCssCsGrip() function, the Clock Mux6 clock shutdown request could not be completed and could only wait for a timeout to occur.&lt;/DIV&gt;&lt;DIV class=""&gt;Also in the Clock_Ip_SetCgmXDeDivStatWithoutPhase() function, the MUX_DIV_UPD_STAT status of Clock Mux6 cannot be updated and can only wait for a timeout.&lt;/DIV&gt;&lt;DIV class=""&gt;&amp;nbsp;&lt;/DIV&gt;&lt;DIV class=""&gt;If I remove the timeout condition, the system will fall into an endless loop.&lt;/DIV&gt;&lt;DIV class=""&gt;Are there any special requirements for using MUX_6's clock source as FXOSC? Similar situations will not occur with other clock sources.&lt;/DIV&gt;&lt;P&gt;&lt;span class="lia-inline-image-display-wrapper lia-image-align-inline" image-alt="wuxianlong_2-1733378844749.png" style="width: 999px;"&gt;&lt;img src="https://community.nxp.com/t5/image/serverpage/image-id/314212i802E9DFD7838A370/image-size/large?v=v2&amp;amp;px=999" role="button" title="wuxianlong_2-1733378844749.png" alt="wuxianlong_2-1733378844749.png" /&gt;&lt;/span&gt;&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;P&gt;Best Regards，&lt;BR /&gt;xianlon&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;</description>
      <pubDate>Thu, 05 Dec 2024 06:08:44 GMT</pubDate>
      <guid>https://community.nxp.com/t5/S32K/S32K3-functional-reset-causes-increased-start-up-time/m-p/2007817#M43910</guid>
      <dc:creator>wuxianlong</dc:creator>
      <dc:date>2024-12-05T06:08:44Z</dc:date>
    </item>
    <item>
      <title>Re: S32K3 functional reset causes increased start-up time</title>
      <link>https://community.nxp.com/t5/S32K/S32K3-functional-reset-causes-increased-start-up-time/m-p/2008129#M43925</link>
      <description>&lt;P&gt;Hi，NXP&lt;BR /&gt;&lt;BR /&gt;&lt;/P&gt;&lt;DIV class=""&gt;There is also a problem that causes the clock initialization time to be extended.&lt;/DIV&gt;&lt;DIV class=""&gt;In the Power module (NXP default configuration), the CM7_0 Under MCU Control option is TRUE and the CM7_0 Core Clock Enable is FALSE.&lt;/DIV&gt;&lt;DIV class=""&gt;&lt;span class="lia-inline-image-display-wrapper lia-image-align-inline" image-alt="wuxianlong_0-1733396214923.png" style="width: 999px;"&gt;&lt;img src="https://community.nxp.com/t5/image/serverpage/image-id/314317i377F406E6BA09395/image-size/large?v=v2&amp;amp;px=999" role="button" title="wuxianlong_0-1733396214923.png" alt="wuxianlong_0-1733396214923.png" /&gt;&lt;/span&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;/DIV&gt;&lt;DIV class=""&gt;&lt;SPAN&gt;In the Power_Ip_MC_ME_ConfigureCore() function, the program will execute a waiting for WFI due to the default configuration. However, there are no instructions to control the core to enter WFI. In other words, WFI cannot be set, and the user can only wait for a timeout in this logic. Should I optimize the configuration (CM7_0 Under MCU Control ) in this situation?&lt;/SPAN&gt;&lt;BR /&gt;&lt;span class="lia-inline-image-display-wrapper lia-image-align-inline" image-alt="wuxianlong_1-1733396244431.png" style="width: 999px;"&gt;&lt;img src="https://community.nxp.com/t5/image/serverpage/image-id/314318iCDC0B01BFF2F4000/image-size/large?v=v2&amp;amp;px=999" role="button" title="wuxianlong_1-1733396244431.png" alt="wuxianlong_1-1733396244431.png" /&gt;&lt;/span&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;&lt;BR /&gt;BRs,&lt;BR /&gt;xianlong&lt;/DIV&gt;</description>
      <pubDate>Thu, 05 Dec 2024 11:00:00 GMT</pubDate>
      <guid>https://community.nxp.com/t5/S32K/S32K3-functional-reset-causes-increased-start-up-time/m-p/2008129#M43925</guid>
      <dc:creator>wuxianlong</dc:creator>
      <dc:date>2024-12-05T11:00:00Z</dc:date>
    </item>
    <item>
      <title>Re: S32K3 functional reset causes increased start-up time</title>
      <link>https://community.nxp.com/t5/S32K/S32K3-functional-reset-causes-increased-start-up-time/m-p/2009161#M43973</link>
      <description>&lt;P&gt;Hi &lt;a href="https://community.nxp.com/t5/user/viewprofilepage/user-id/191389"&gt;@wuxianlong&lt;/a&gt;,&lt;/P&gt;
&lt;P&gt;Is the clock source active?&lt;/P&gt;
&lt;P&gt;RTD 5.0.0 uses FCG there too:&lt;/P&gt;
&lt;P&gt;&lt;span class="lia-inline-image-display-wrapper lia-image-align-inline" image-alt="danielmartynek_0-1733491890702.png" style="width: 773px;"&gt;&lt;img src="https://community.nxp.com/t5/image/serverpage/image-id/314566iE7FFFF58FBA72109/image-dimensions/773x402?v=v2" width="773" height="402" role="button" title="danielmartynek_0-1733491890702.png" alt="danielmartynek_0-1733491890702.png" /&gt;&lt;/span&gt;&lt;/P&gt;
&lt;P&gt;&amp;nbsp;&lt;/P&gt;
&lt;P&gt;Regarding the CM7_0 clock, the driver cannot disable the clock.&lt;/P&gt;
&lt;P&gt;Before the clock of a core can be disabled, the core must be stopped at WFI.&lt;/P&gt;
&lt;P&gt;This is not possible with the main core.&lt;/P&gt;
&lt;P&gt;&amp;nbsp;&lt;/P&gt;
&lt;P&gt;Regards,&lt;/P&gt;
&lt;P&gt;Daniel&lt;/P&gt;</description>
      <pubDate>Fri, 06 Dec 2024 13:34:20 GMT</pubDate>
      <guid>https://community.nxp.com/t5/S32K/S32K3-functional-reset-causes-increased-start-up-time/m-p/2009161#M43973</guid>
      <dc:creator>danielmartynek</dc:creator>
      <dc:date>2024-12-06T13:34:20Z</dc:date>
    </item>
    <item>
      <title>Re: S32K3 functional reset causes increased start-up time</title>
      <link>https://community.nxp.com/t5/S32K/S32K3-functional-reset-causes-increased-start-up-time/m-p/2009620#M44001</link>
      <description>&lt;P&gt;Hi,&lt;a href="https://community.nxp.com/t5/user/viewprofilepage/user-id/160001"&gt;@danielmartynek&lt;/a&gt;&amp;nbsp;&lt;/P&gt;&lt;DIV class=""&gt;Thank you for your reply.&lt;/DIV&gt;&lt;DIV class=""&gt;&amp;nbsp;&lt;/DIV&gt;&lt;DIV class=""&gt;I tested adding CFG configuration and solved the problem.&lt;/DIV&gt;&lt;DIV class=""&gt;&amp;nbsp;&lt;/DIV&gt;&lt;P&gt;&lt;span class="lia-inline-image-display-wrapper lia-image-align-inline" image-alt="wuxianlong_1-1733709832620.png" style="width: 400px;"&gt;&lt;img src="https://community.nxp.com/t5/image/serverpage/image-id/314695i7F6A7A29E8264DE0/image-size/medium?v=v2&amp;amp;px=400" role="button" title="wuxianlong_1-1733709832620.png" alt="wuxianlong_1-1733709832620.png" /&gt;&lt;/span&gt;&lt;/P&gt;&lt;P&gt;&lt;SPAN&gt;As far as I understand it,&lt;/SPAN&gt;CM7_0 Under MCU Contral&amp;nbsp;&amp;nbsp;&lt;SPAN&gt;should be configured to FALSE&lt;/SPAN&gt;&lt;/P&gt;&lt;P&gt;&lt;span class="lia-inline-image-display-wrapper lia-image-align-inline" image-alt="wuxianlong_2-1733709923023.png" style="width: 400px;"&gt;&lt;img src="https://community.nxp.com/t5/image/serverpage/image-id/314697i3EA2040825EC607C/image-size/medium?v=v2&amp;amp;px=400" role="button" title="wuxianlong_2-1733709923023.png" alt="wuxianlong_2-1733709923023.png" /&gt;&lt;/span&gt;&lt;/P&gt;&lt;P&gt;&amp;nbsp;&lt;/P&gt;</description>
      <pubDate>Mon, 09 Dec 2024 02:09:14 GMT</pubDate>
      <guid>https://community.nxp.com/t5/S32K/S32K3-functional-reset-causes-increased-start-up-time/m-p/2009620#M44001</guid>
      <dc:creator>wuxianlong</dc:creator>
      <dc:date>2024-12-09T02:09:14Z</dc:date>
    </item>
  </channel>
</rss>

