<?xml version="1.0" encoding="UTF-8"?>
<rss xmlns:content="http://purl.org/rss/1.0/modules/content/" xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:rdf="http://www.w3.org/1999/02/22-rdf-syntax-ns#" xmlns:taxo="http://purl.org/rss/1.0/modules/taxonomy/" version="2.0">
  <channel>
    <title>topic Re: LS1012A SDHC1 EMMC problem in Layerscape</title>
    <link>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/883562#M4096</link>
    <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;&lt;BR /&gt;hi, ufedor&lt;/P&gt;&lt;P&gt;&lt;BR /&gt;1. 62 pin (QSPI_A_SCK) is directly connected to QSPI NORFLASH without pull up and down.&lt;/P&gt;&lt;P&gt;2. 127 pin(SDHC2_CLK) is connected with eMMC mtfc64gakaeyf-4mit clock pin, which is pulled up to O1VDD through a 10K resistor;&lt;/P&gt;&lt;P&gt;3. 71 pin (SDHC1_CLK) is connected to eMMC mtfc64gakaeyf-4mit clock pin, and is pulled up to EVDD through a 10K resistor (in this design, EVDD = 1.8v, O1VDD, O2VDD and EVDD use the same power network)&lt;/P&gt;&lt;P&gt;4. 66 pin(SCAN_MODE_B) is pulled up to O1VDD through a 1K resistor.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;I will be glad to any advice. Thank you.&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
    <pubDate>Tue, 26 Mar 2019 07:42:25 GMT</pubDate>
    <dc:creator>233158343</dc:creator>
    <dc:date>2019-03-26T07:42:25Z</dc:date>
    <item>
      <title>LS1012A SDHC1 EMMC problem</title>
      <link>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/883556#M4090</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P style="margin: 0cm 0cm .0001pt 24.0pt;"&gt;&lt;SPAN style="color: #3d3d3d;"&gt;Hi NXP Team,&lt;/SPAN&gt;&lt;/P&gt;&lt;P style="margin-left: 24.0pt; text-indent: 0cm;"&gt;&lt;SPAN style="color: #3d3d3d;"&gt;&amp;nbsp;&lt;/SPAN&gt;&lt;/P&gt;&lt;P style="margin-left: 24.0pt; text-indent: 0cm;"&gt;&lt;SPAN style="color: #3d3d3d;"&gt;We are designing LS1012A(LS1012AXN7HKA) based custom board and we configure both SDHC interface.&lt;/SPAN&gt;&lt;/P&gt;&lt;P style="margin-left: 24.0pt; text-indent: 0cm;"&gt;&lt;SPAN style="color: #3d3d3d;"&gt;SDHC1 is using for emmc support and SDHC2 is using for emmc too.&lt;/SPAN&gt;&lt;/P&gt;&lt;P style="margin-left: 24.0pt; text-indent: 0cm;"&gt;&lt;SPAN style="color: #3d3d3d;"&gt;Emmc on the second eSDHC controller work normally.But Emmc on the first eSDHC controller does not work normally.&lt;/SPAN&gt;&lt;/P&gt;&lt;P style="margin-left: 24.0pt; text-indent: 0cm;"&gt;&lt;SPAN style="color: #3d3d3d;"&gt;&amp;nbsp;&lt;/SPAN&gt;&lt;/P&gt;&lt;OL&gt;&lt;LI style="margin-left: 24.0pt; text-indent: 0cm;"&gt;&lt;SPAN style="color: #3d3d3d;"&gt;SDHC1_CMD, SDHC1_CLK, SDHC1_DATA[3:0] are connected to the corresponding pins of eMMC;&amp;nbsp;&lt;/SPAN&gt;&lt;/LI&gt;&lt;/OL&gt;&lt;P style="margin-left: 24.0pt; text-indent: 0cm;"&gt;&lt;SPAN style="color: #3d3d3d;"&gt;&lt;BR /&gt;&lt;/SPAN&gt;&lt;/P&gt;&lt;OL start="2"&gt;&lt;LI style="margin-left: 24.0pt; text-indent: 0cm;"&gt;&lt;SPAN style="color: #3d3d3d;"&gt;SDHC1_CD_B is pulled up to O2VDD with a 10K resistor; SDHC1_WP is pulled down to GND through 1K resistance. SDHC1_VSEL is suspended (the development board is connected to the power chip MC34VR5100A1EP to control the voltage switch of SDHC1 interface power supply VCC_EVDD);&lt;/SPAN&gt;&lt;/LI&gt;&lt;/OL&gt;&lt;P style="margin-left: 24.0pt; text-indent: 0cm;"&gt;&lt;SPAN style="color: #3d3d3d;"&gt;&lt;BR /&gt;&lt;/SPAN&gt;&lt;/P&gt;&lt;OL start="3"&gt;&lt;LI style="margin-left: 24.0pt; text-indent: 0cm;"&gt;&lt;SPAN style="color: #3d3d3d;"&gt;SDHC1 interface power supply VCC_EVDD is always 1.8v.&lt;/SPAN&gt;&lt;/LI&gt;&lt;/OL&gt;&lt;P style="margin-left: 24.0pt; text-indent: 0cm;"&gt;&lt;SPAN style="color: #3d3d3d;"&gt;&amp;nbsp;&lt;/SPAN&gt;&lt;/P&gt;&lt;P style="margin-left: 24.0pt; text-indent: 0cm;"&gt;&lt;SPAN style="color: #3d3d3d;"&gt;It could not read and write to the eMMC after cold start, Through measuring the SDHC1 interface related pins in LS1012A with an oscilloscope, it was found that the waveform of the pin of eMMC was abnormal during the abnormal operation, and it could not drive to the low level state. The waveform of SDHC1_CLK pin is intercepted as follows:&lt;/SPAN&gt;&lt;/P&gt;&lt;P style="margin-left: 24.0pt; text-indent: 0cm;"&gt;&lt;SPAN style="color: #3d3d3d;"&gt;&lt;span class="lia-inline-image-display-wrapper" image-alt="pastedImage_1.png"&gt;&lt;img src="https://community.nxp.com/t5/image/serverpage/image-id/64341iD715201DC5B1BC2F/image-size/large?v=v2&amp;amp;px=999" role="button" title="pastedImage_1.png" alt="pastedImage_1.png" /&gt;&lt;/span&gt;&lt;/SPAN&gt;&lt;/P&gt;&lt;P style="margin-left: 24.0pt; text-indent: 0cm;"&gt;&lt;SPAN style="color: #3d3d3d;"&gt;But after power on for about 2.5 minutes, the eMMC worked normally. The emmc on the first eSDHC controller can read and write normally&lt;/SPAN&gt;&lt;/P&gt;&lt;P style="margin-left: 42.0pt; text-indent: 24.0pt;"&gt;&lt;SPAN style="color: #3d3d3d;"&gt;&amp;nbsp;&lt;/SPAN&gt;&lt;/P&gt;&lt;P style="margin-left: 24.0pt; text-indent: 0cm;"&gt;&lt;SPAN style="color: #3d3d3d;"&gt;Any pointers are greatly appreciated.&lt;/SPAN&gt;&lt;/P&gt;&lt;P style="margin-left: 24.0pt; text-indent: 0cm;"&gt;&lt;SPAN style="color: #51626f; background: white;"&gt;Have a great day,&lt;/SPAN&gt;&lt;/P&gt;&lt;P style="margin: 0cm; margin-bottom: .0001pt;"&gt;&lt;SPAN style="color: #3d3d3d;"&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp; &amp;nbsp; &amp;nbsp;Diao&lt;/SPAN&gt;&lt;/P&gt;&lt;P&gt;&lt;SPAN&gt;&amp;nbsp;&lt;/SPAN&gt;&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Mon, 25 Mar 2019 06:07:58 GMT</pubDate>
      <guid>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/883556#M4090</guid>
      <dc:creator>233158343</dc:creator>
      <dc:date>2019-03-25T06:07:58Z</dc:date>
    </item>
    <item>
      <title>Re: LS1012A SDHC1 EMMC problem</title>
      <link>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/883557#M4091</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Please provide U-Boot booting log as textual attachment.&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Mon, 25 Mar 2019 07:57:14 GMT</pubDate>
      <guid>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/883557#M4091</guid>
      <dc:creator>ufedor</dc:creator>
      <dc:date>2019-03-25T07:57:14Z</dc:date>
    </item>
    <item>
      <title>Re: LS1012A SDHC1 EMMC problem</title>
      <link>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/883558#M4092</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P style="margin-left: 24.0pt; text-indent: 0cm;"&gt;&amp;gt; &lt;SPAN style="color: #3d3d3d;"&gt;The waveform of SDHC1_CLK pin is intercepted as follows:&lt;/SPAN&gt;&lt;/P&gt;&lt;P style="margin-left: 24.0pt; text-indent: 0cm;"&gt;&lt;SPAN style="color: #3d3d3d;"&gt;?&lt;/SPAN&gt;&lt;/P&gt;&lt;P style="margin-left: 24.0pt; text-indent: 0cm;"&gt;&lt;/P&gt;&lt;P style="margin-left: 24.0pt; text-indent: 0cm;"&gt;&lt;SPAN style="color: #3d3d3d;"&gt;&amp;gt; But after power on for about 2.5 minutes, the eMMC worked normally.&lt;/SPAN&gt;&lt;/P&gt;&lt;P style="margin-left: 24.0pt; text-indent: 0cm;"&gt;&lt;SPAN style="color: #3d3d3d;"&gt;&amp;gt; The emmc on the first eSDHC controller can read and write normally&lt;/SPAN&gt;&lt;/P&gt;&lt;P style="margin-left: 24.0pt; text-indent: 0cm;"&gt;&lt;SPAN style="color: #3d3d3d;"&gt;It is required to check POR levels and strapping of all signals having notes 5, 6, 8, 10 in the QorIQ LS1012A Data Sheet, Table 1. Pinout list by bus.&lt;/SPAN&gt;&lt;/P&gt;&lt;P style="margin-left: 24.0pt; text-indent: 0cm;"&gt;&lt;SPAN style="color: #3d3d3d;"&gt;Ensure that TRST_B is pulsed low during the POR sequence.&lt;/SPAN&gt;&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Mon, 25 Mar 2019 08:34:29 GMT</pubDate>
      <guid>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/883558#M4092</guid>
      <dc:creator>ufedor</dc:creator>
      <dc:date>2019-03-25T08:34:29Z</dc:date>
    </item>
    <item>
      <title>Re: LS1012A SDHC1 EMMC problem</title>
      <link>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/883559#M4093</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;hi, ufedor&lt;/P&gt;&lt;P&gt;&amp;nbsp; &amp;nbsp;&amp;nbsp;&lt;SPAN style="background-color: #ffffff;"&gt;The waveform of SDHC1_CLK pin has been added to the above。&lt;/SPAN&gt;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;SPAN style="background-color: #ffffff;"&gt;&amp;nbsp;&amp;nbsp;&amp;nbsp;&amp;nbsp;&lt;SPAN&gt;SDHC2_CLK pin worked normally(1.8 v square wave).&lt;/SPAN&gt;&lt;/SPAN&gt;&lt;/P&gt;&lt;P&gt;&lt;SPAN style="background-color: #ffffff;"&gt;&lt;/SPAN&gt;&lt;/P&gt;&lt;P&gt;&lt;SPAN style="background-color: #ffffff; color: #51626f; "&gt;Thank you,&lt;/SPAN&gt;&lt;/P&gt;&lt;P&gt;&lt;SPAN style="background-color: #ffffff; color: #51626f; "&gt;Diao。&lt;/SPAN&gt;&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Mon, 25 Mar 2019 09:00:54 GMT</pubDate>
      <guid>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/883559#M4093</guid>
      <dc:creator>233158343</dc:creator>
      <dc:date>2019-03-25T09:00:54Z</dc:date>
    </item>
    <item>
      <title>Re: LS1012A SDHC1 EMMC problem</title>
      <link>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/883560#M4094</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P style="margin-left: 18.0pt; text-indent: 0cm;"&gt;&lt;SPAN&gt;hi, ufedor&lt;/SPAN&gt;&lt;/P&gt;&lt;P style="margin-left: 18.0pt; text-indent: 0cm;"&gt;&lt;SPAN&gt;According to your suggestion, we have made the following check&lt;/SPAN&gt;：&lt;/P&gt;&lt;P style="margin-left: 18.0pt; text-indent: 0cm;"&gt;&lt;SPAN&gt;1 EMI1_MDC&lt;/SPAN&gt;、&lt;SPAN&gt;IIC1_SCL&amp;nbsp; and IIC1_SDA pin is not used&lt;/SPAN&gt;，&lt;SPAN&gt;No Connection&lt;/SPAN&gt;。&lt;/P&gt;&lt;P style="margin-left: 18.0pt; text-indent: 0cm;"&gt;&lt;SPAN&gt;2 According to the datasheet, the rising edge of POR requires 8ns. Our board currently USES MAX6856UK16D3, and the rising edge time is about 50ns&lt;/SPAN&gt;。&lt;/P&gt;&lt;P style="margin-left: 18.0pt; text-indent: 0cm;"&gt;&lt;SPAN&gt;3 The TRST_B is shorted to the PORESET_B to ensure that it is lowered during the power on.&lt;/SPAN&gt;&lt;/P&gt;&lt;P style="margin-left: 18.0pt; text-indent: 0cm;"&gt;&lt;SPAN&gt;4 EVDD power supply 1.8v directly&lt;/SPAN&gt;&lt;/P&gt;&lt;P style="margin-left: 18.0pt; text-indent: 0cm;"&gt;&lt;SPAN&gt;&amp;nbsp;&lt;/SPAN&gt;&lt;/P&gt;&lt;P style="margin-left: 18.0pt; text-indent: 0cm;"&gt;&lt;SPAN&gt;So my questions&lt;/SPAN&gt;：&lt;/P&gt;&lt;P style="margin-left: 18.0pt; text-indent: 0cm;"&gt;&lt;SPAN&gt;Will the above differences lead to the current problems?&lt;/SPAN&gt;&lt;/P&gt;&lt;P style="margin-left: 18.0pt; text-indent: 0cm;"&gt;&lt;/P&gt;&lt;P style="margin-left: 18.0pt; text-indent: 0cm;"&gt;&lt;SPAN&gt;I would appreciate your advices!&lt;/SPAN&gt;&lt;/P&gt;&lt;P style="margin-left: 18.0pt; text-indent: 0cm;"&gt;&lt;SPAN&gt;Thanks, Diao&lt;/SPAN&gt;&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Tue, 26 Mar 2019 06:20:58 GMT</pubDate>
      <guid>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/883560#M4094</guid>
      <dc:creator>233158343</dc:creator>
      <dc:date>2019-03-26T06:20:58Z</dc:date>
    </item>
    <item>
      <title>Re: LS1012A SDHC1 EMMC problem</title>
      <link>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/883561#M4095</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;What about pins:&lt;/P&gt;&lt;P&gt;62, 127, 71&lt;/P&gt;&lt;P&gt;66&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Tue, 26 Mar 2019 06:50:02 GMT</pubDate>
      <guid>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/883561#M4095</guid>
      <dc:creator>ufedor</dc:creator>
      <dc:date>2019-03-26T06:50:02Z</dc:date>
    </item>
    <item>
      <title>Re: LS1012A SDHC1 EMMC problem</title>
      <link>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/883562#M4096</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;&lt;BR /&gt;hi, ufedor&lt;/P&gt;&lt;P&gt;&lt;BR /&gt;1. 62 pin (QSPI_A_SCK) is directly connected to QSPI NORFLASH without pull up and down.&lt;/P&gt;&lt;P&gt;2. 127 pin(SDHC2_CLK) is connected with eMMC mtfc64gakaeyf-4mit clock pin, which is pulled up to O1VDD through a 10K resistor;&lt;/P&gt;&lt;P&gt;3. 71 pin (SDHC1_CLK) is connected to eMMC mtfc64gakaeyf-4mit clock pin, and is pulled up to EVDD through a 10K resistor (in this design, EVDD = 1.8v, O1VDD, O2VDD and EVDD use the same power network)&lt;/P&gt;&lt;P&gt;4. 66 pin(SCAN_MODE_B) is pulled up to O1VDD through a 1K resistor.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;I will be glad to any advice. Thank you.&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Tue, 26 Mar 2019 07:42:25 GMT</pubDate>
      <guid>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/883562#M4096</guid>
      <dc:creator>233158343</dc:creator>
      <dc:date>2019-03-26T07:42:25Z</dc:date>
    </item>
    <item>
      <title>Re: LS1012A SDHC1 EMMC problem</title>
      <link>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/883563#M4097</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;1) use a scope to ensure that the signal is not low during POR.&lt;/P&gt;&lt;P&gt;5) confirm that SDHC1_DAT[0:3] are pulled high through a 10-20 kΩ resistor to EVDD.&lt;/P&gt;&lt;P&gt;6) please provide U-Boot booting log as textual attachment&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Tue, 26 Mar 2019 08:44:30 GMT</pubDate>
      <guid>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/883563#M4097</guid>
      <dc:creator>ufedor</dc:creator>
      <dc:date>2019-03-26T08:44:30Z</dc:date>
    </item>
    <item>
      <title>Re: LS1012A SDHC1 EMMC problem</title>
      <link>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/883564#M4098</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;&lt;SPAN style="color: #51626f; background-color: #ffffff;"&gt;hi, ufedor&lt;/SPAN&gt;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;SPAN style="color: #51626f; background-color: #ffffff;"&gt;&lt;SPAN&gt;&amp;nbsp;&lt;/SPAN&gt;U-Boot booting log:&lt;/SPAN&gt;&lt;/P&gt;&lt;P&gt;&lt;BR /&gt;U-Boot 2016.092.0+ga06b209 (Mar 18 2019 - 19:58:17 -0700)&lt;/P&gt;&lt;P&gt;SoC: LS1012A Rev1.0 (0x87040110)&lt;BR /&gt;Clock Configuration:&lt;BR /&gt; CPU0(A53):1000 MHz &lt;BR /&gt; Bus: 250 MHz DDR: 1000 MT/s&lt;BR /&gt;Reset Configuration Word (RCW):&lt;BR /&gt; 00000000: 0800000a 00000000 00000000 00000000&lt;BR /&gt; 00000010: 35080000 c000000c 40000000 00001800&lt;BR /&gt; 00000020: 00000000 00000000 00000000 00014571&lt;BR /&gt; 00000030: 00000000 18c2a120 00000096 00000000&lt;BR /&gt;I2C: ready&lt;BR /&gt;DRAM: 510 MiB&lt;BR /&gt;SEC0: RNG instantiated&lt;BR /&gt;PPA Firmware: Version 0.2&lt;BR /&gt;Using SERDES1 Protocol: 13576 (0x3508)&lt;BR /&gt;MMC: before mmc_initializein mmc_initialize&lt;BR /&gt;before mmc_probe&lt;BR /&gt;in mmc_probe&lt;BR /&gt;uclass_foreach_dev device_probe&lt;BR /&gt;in fsl_esdhc_probe&lt;BR /&gt;fsl_esdhc_probe addr = 1560000&lt;BR /&gt;fsl_esdhc_probe bus_width = 1&lt;BR /&gt;fsl_esdhc_probe wp_enable = 0&lt;BR /&gt;fsl_esdhc_probe sdhc_clk = 125000000&lt;BR /&gt;in fsl_esdhc_init&lt;BR /&gt;in mmc_create&lt;BR /&gt;mmc_create success&lt;BR /&gt;fsl_esdhc_probe fsl_esdhc_init ok&lt;BR /&gt;uclass_foreach_dev device_probe&lt;BR /&gt;in fsl_esdhc_probe&lt;BR /&gt;fsl_esdhc_probe addr = 1580000&lt;BR /&gt;fsl_esdhc_probe bus_width = 1&lt;BR /&gt;fsl_esdhc_probe wp_enable = 0&lt;BR /&gt;fsl_esdhc_probe sdhc_clk = 125000000&lt;BR /&gt;in fsl_esdhc_init&lt;BR /&gt;in mmc_create&lt;BR /&gt;mmc_create success&lt;BR /&gt;fsl_esdhc_probe fsl_esdhc_init ok&lt;BR /&gt;FSL_SDHC: 0, FSL_SDHC: 1&lt;BR /&gt;SF: Detected S25FS512S with page size 256 Bytes, erase size 256 KiB, total 64 MiB&lt;BR /&gt;In: serial&lt;BR /&gt;Out: serial&lt;BR /&gt;Err: serial&lt;BR /&gt;Model: LS1012A RDB Board&lt;BR /&gt;Board: LS1012ARDB Error reading i2c boot information!&lt;BR /&gt;SATA link 0 timeout.&lt;BR /&gt;AHCI 0001.0301 32 slots 1 ports 6 Gbps 0x1 impl SATA mode&lt;BR /&gt;flags: 64bit ncq pm clo only pmp fbss pio slum part ccc apst &lt;BR /&gt;Found 0 device(s).&lt;BR /&gt;SCSI: Net: cbus_baseaddr: 0000000004000000, ddr_baseaddr: 0000000083800000, ddr_phys_baseaddr: 03800000&lt;BR /&gt;class init complete&lt;BR /&gt;tmu init complete&lt;BR /&gt;bmu1 init: done&lt;BR /&gt;bmu2 init: done&lt;BR /&gt;GPI1 init complete&lt;BR /&gt;GPI2 init complete&lt;BR /&gt;HGPI init complete&lt;BR /&gt;hif_tx_desc_init: Tx desc_base: 0000000083e40400, base_pa: 03e40400, desc_count: 64&lt;BR /&gt;hif_rx_desc_init: Rx desc base: 0000000083e40000, base_pa: 03e40000, desc_count: 64&lt;BR /&gt;HIF tx desc: base_va: 0000000083e40400, base_pa: 03e40400&lt;BR /&gt;HIF init complete&lt;BR /&gt;bmu1 enabled&lt;BR /&gt;bmu2 enabled&lt;BR /&gt;pfe_hw_init: done&lt;BR /&gt;pfe_firmware_init&lt;BR /&gt;pfe_load_elf: no of sections: 13&lt;BR /&gt;pfe_firmware_init: class firmware loaded&lt;BR /&gt;pfe_load_elf: no of sections: 10&lt;BR /&gt;pfe_firmware_init: tmu firmware loaded&lt;BR /&gt;PCIe0: pcie@3400000 Root Complex: no link&lt;BR /&gt;pfe_eth0, pfe_eth1&lt;BR /&gt;Hit any key to stop autoboot: 0 &lt;BR /&gt;=&amp;gt; &lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Tue, 26 Mar 2019 08:50:45 GMT</pubDate>
      <guid>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/883564#M4098</guid>
      <dc:creator>233158343</dc:creator>
      <dc:date>2019-03-26T08:50:45Z</dc:date>
    </item>
    <item>
      <title>Re: LS1012A SDHC1 EMMC problem</title>
      <link>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/883565#M4099</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;hi, ufedor&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;1.QSPI_A_SCK, SDHC2_CLK, SDHC1_CLK, SCAN_MODE_B are all high levels during the power-on reset.&lt;/P&gt;&lt;P&gt;2.SDHC1_DAT[0:3] was pulled to EVDD through a 20K pull-up resistor.&lt;/P&gt;&lt;P&gt;3.ESDHC1 is always 1.8v. Is there any problem with 1.8v during power on?&lt;BR /&gt;Note1:&lt;BR /&gt;“Though eSDHC1 boots at 3.3V, but it can dynamically switch to 1.8V controlled by the SDHC_VSEL signal.However, for eMMC 1.8V, the IO voltage can be set to 1.8V by default.”&lt;BR /&gt;Mentioned In QorIQ LS1012A Reference Manual. &lt;BR /&gt;Note1:&lt;BR /&gt;“eSDHC1: Supported primarily for SD cards. This is on the EVDD/O2VDD interface. CD/WP/VSEL are at 1.8V. Card initialization happens at 3.3V, but can dynamically switch to 1.8V controlled by the SDHC1_VSEL output pin. No provision to select EVDD=1.8V at boot time.”&lt;BR /&gt;Mentioned In AN5192 QorIQ LS1012A Design Checklist - Application Note.&lt;/P&gt;&lt;P&gt;4 Do the SDHC1_VSEL and EVDD_VSEL items in RCW need to be modified?&lt;/P&gt;&lt;P&gt;&lt;BR /&gt;I will be glad to any advice. Thank you.&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Thu, 28 Mar 2019 07:25:52 GMT</pubDate>
      <guid>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/883565#M4099</guid>
      <dc:creator>233158343</dc:creator>
      <dc:date>2019-03-28T07:25:52Z</dc:date>
    </item>
    <item>
      <title>Re: LS1012A SDHC1 EMMC problem</title>
      <link>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/883566#M4100</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;Please set SDHC1_VSEL and EVDD_VSEL to 0b00 instead of current 0b01.&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Thu, 28 Mar 2019 10:24:57 GMT</pubDate>
      <guid>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/883566#M4100</guid>
      <dc:creator>ufedor</dc:creator>
      <dc:date>2019-03-28T10:24:57Z</dc:date>
    </item>
    <item>
      <title>Re: LS1012A SDHC1 EMMC problem</title>
      <link>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/883567#M4101</link>
      <description>&lt;HTML&gt;&lt;HEAD&gt;&lt;/HEAD&gt;&lt;BODY&gt;&lt;P&gt;&lt;SPAN style="background-color: #ffffff;"&gt;Hi Diao! Did the last suggestion to set&amp;nbsp;SDHC1_VSEL and EVDD_VSEL to 0b00 help your problem? I am also interested in using SDHC1 for eMMC and I would really appreciate to if you'll share whether you've got it working in the end.&lt;/SPAN&gt;&lt;/P&gt;&lt;/BODY&gt;&lt;/HTML&gt;</description>
      <pubDate>Mon, 07 Oct 2019 10:31:22 GMT</pubDate>
      <guid>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/883567#M4101</guid>
      <dc:creator>haff</dc:creator>
      <dc:date>2019-10-07T10:31:22Z</dc:date>
    </item>
    <item>
      <title>Re: LS1012A SDHC1 EMMC problem</title>
      <link>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/1537085#M11283</link>
      <description>&lt;P&gt;Set below configurations in RCW can solve the problem.&lt;BR /&gt;SDHC1_VSEL=0&lt;BR /&gt;EVDD_VSEL=1&lt;/P&gt;</description>
      <pubDate>Thu, 13 Oct 2022 11:49:41 GMT</pubDate>
      <guid>https://community.nxp.com/t5/Layerscape/LS1012A-SDHC1-EMMC-problem/m-p/1537085#M11283</guid>
      <dc:creator>Hugh512</dc:creator>
      <dc:date>2022-10-13T11:49:41Z</dc:date>
    </item>
  </channel>
</rss>

