#### LPC800 MCU TECHNICAL OVERVIEW NXP'S FASTEST GROWING PORTFOLIO FOR THE BROAD, 8-BIT ALTERNATIVE MARKET

ALLEN LV & AMISH DESAI PRODUCT MARKETING & APPLICATION ENGINEERING LPC MICROCONTROLLER TEAM

AMF-DES-T2705 | AUGUST 2017



NXP and the NXP logo are trademarks of NXP B.V. All other product or service names are the property of their respective owners. © 2017 NXP B.V. PUBLIC





## AGENDA

- LPC Microcontroller Portfolio
- Cortex-M0+ Introduction
- LPC84x Technical Overview
- LPC84x Software, Tools and Support
- Summary
- Questions

## NXP LPC

## Consumer and Industrial Microcontrollers for the Broad Market



#### LPC 32-bit Microcontrollers for the Mass Market





### LPC Focus on Consumer & Industrial Markets





- » Accelerating Transition from 8-bit to Entry-level Cortex-M0+ based MCUs
- » Low-Power, High Performance MCUs for Energy Conscious Application



## Low-Power MCU Roadmap



### NXP's Power-Efficient Microcontrollers Range of Performance & Integration Options

#### LPC5410x

#### Baseline

#### Cortex-M4F at 100 MHz

1.62 V to 3.6 V 256-512 KB Flash 104 KB RAM

#### **Differentiating Features:**

- Optional Dual Core (Cortex-M0+)
- <100uA / MHz (Cortex-M4)</p>
- Digital Mic Subsystem

#### **Available Now**

LQFP64 CSP49

#### LPC5411x

FS USB Large Internal SRAM

#### Cortex-M4F at 100 MHz

1.62 V to 3.6 V 128-256 KB Flash 96-192 KB RAM FRO, FS USB

#### **Differentiating Features:**

- Optional Dual Core (Cortex-M0+)
- <80uA / MHz (Cortex-M4)
- Flexible Comm Interface
- Digital Mic Subsystem

#### Available Now

LQFP64 CSP49

#### LPC546xx

Performance & Integration

#### Cortex-M4Fup to 220 MHz

1.71 V to 3.6 V 256-512 KB Flash 136-200 KB RAM FRO, FS/HS USB

#### **Differentiating Features:**

- 100uA / MHz (Cortex-M4)
- Flexible Comm Interfaces
- TFT-LCD Controller
- External Memory Interface
- Ethernet PTP IEE1588 v2
- Dual CAN2.0 / CAN-FD
- Digital Mic Subsystem

**Available Now** 

LQFP208, TFBGA180 LQFP100, TFBGA100

PUBLIC 6

#### LPC Entry-Level 32-bit Microcontrollers

#### **Exponential Growth Driven by Need** to Sense, Monitor, Connect & Control the World Around



#### **LPC800 MCU Series**

- Cortex-M0+ w/ 15MHz (planned) & 30 MHz platforms
- From 8 to 64KB flash
- Scalable differentiated peripheral options
- Flexible Packages Options
  - TSSOP, LQFP, QFN, XSON (tiny)

#### LPC1100 MCU Series

- 50 MHz Cortex-M0+ platform
- Up to 256K Flash, 36KB SRAM
- Options with FS USB, CAN, EEPROM
- LQFP package scalability with small QFN/BGA options



#### LPC84x Part of NXP's Rapid Expansion of the LPC800 Series



Leaving behind proprietary 8-bit MCUs for LPC800 a diverse range of applications



![](_page_10_Picture_0.jpeg)

## CORTEX-M0+ OVERVIEW

![](_page_10_Picture_2.jpeg)

#### **Cortex-M0+ Overview**

- High performance 32-bit CPU
- 2 stage pipeline
- Performance efficiency
  - 1.77 CoreMark/MHz 0.93 DMIPS/MHz
- Deterministic operation
- Single cycle IO
- Built-in Nested Vectored Interrupt Controller (NVIC) with Wake-up Interrupt Controller (WIC)
- Debug using 2 pins with up to 4 breakpoints and 2 watchpoints
- Micro Trace Buffer (MTB)
- Vector Table relocation
- Thumb2 instructions (56 instructions)

![](_page_11_Figure_12.jpeg)

![](_page_11_Picture_14.jpeg)

#### **Superior Code Density**

![](_page_12_Picture_1.jpeg)

- Leading to superior code density:
  - In Cortex-M0/M0+ all instructions (except BL) are 16-bits wide instructions
  - Over 64kB of address space, 8- and 16- processors have to introduce paging, leading to extra overhead in code

![](_page_12_Figure_5.jpeg)

#### **Cortex-M0+ Has Lower Power Consumption**

- Cortex-M0+ runs at a much slower clock frequency for the same required performance
- Cortex-M0+ can sleep most of the time, or it can handle additional tasks

![](_page_13_Figure_3.jpeg)

![](_page_13_Picture_5.jpeg)

### **Cortex-M0+ Micro-Trace Buffer (MTB)**

- Trace store in RAM (non-instusive)
- Read over Serial Wire / JTAG (CPU stopped)

![](_page_14_Figure_3.jpeg)

![](_page_14_Picture_5.jpeg)

### **Cortex-M0+ Vector Table Relocation**

- Relocate vector table in other locations in flash or SRAM
- Exception vector reconfiguration at runtime

![](_page_15_Figure_3.jpeg)

![](_page_15_Picture_4.jpeg)

![](_page_16_Picture_0.jpeg)

## LPC84x Block DIAGRAM

![](_page_16_Picture_2.jpeg)

### LPC84x Overview

#### Expansion from LPC824 with Added Flexibility & Features

![](_page_17_Figure_2.jpeg)

#### System

- 30-MHz Cortex-M0+ ARM core
- 64 kB Flash, with 64 B page size
- Up to 16 kB RAM
- Separate 256b user programmable memory (FAIM) for device configuration at Reset
- 25-channel DMA

#### **Exceptional power efficiency**

- Four Low power modes
- Low Power Boot at 1.5 MHz using FAIM

#### Serial connectivity and GPIOs

- Up to 4 I2C (1 Fm+, 3 Fm), 2 SPI, Up to 5 UART
- Up to 54 GPIOs
- Pattern Matching
- Switch matrix for flexible I/O pin assignment

![](_page_17_Picture_17.jpeg)

#### Analog

- 12-bit, 1.2MSPS ADC, 12ch
- Analog Comparator: 4 input pins
- 2x 10-bit DAC
- Capacitive Touch Interface

#### Timers

- SCTimer/PWM, 1x 32-bit CTimer
- 4-ch Multi-Rate Timer (MRT)
- Wakeup Timer, Watchdog Timer

Single power supply: 1.8 to 3.6V

Temperature range: -40 to +105 °C (ambient)

Packages: HVQFN33, HVQFN48,

LQFP48, LQFP64

![](_page_17_Picture_31.jpeg)

![](_page_18_Picture_0.jpeg)

## LPC84x MEMORY

![](_page_18_Picture_2.jpeg)

PUBLIC 18

#### **Memory Block**

- Flash: 1kB sectors with 64-byte page program/erase
  - Organization: 64 sectors x 16 pages/sector x 64 bytes/page
- 64 Byte page erase and write
- Erase/Program Time (100ms/1ms)
- Endurance
  - Sector erase 10,000 cycles
  - Page erase 1,000 cycles

| Sector<br>number | Sector<br>size<br>[kB] | Page<br>number | Address range             | 4 kB | 8 kB | 16 kB |
|------------------|------------------------|----------------|---------------------------|------|------|-------|
| 0                | 1                      | 0 -15          | 0x0000 0000 - 0x0000 03FF | yes  | yes  | yes   |
| 1                | 1                      | 16 - 31        | 0x0000 0400 - 0x0000 07FF | yes  | yes  | yes   |
| 2                | 1                      | 32 - 47        | 0x0000 0800 - 0x0000 0BFF | -    | yes  | yes   |
| 3                | 1                      | 48 - 63        | 0x0000 0C00 - 0x0000 0FFF | -    | yes  | yes   |
| 4                | 1                      | 64 - 79        | 0x0000 1000 - 0x0000 13FF | -    | yes  | yes   |
| 5                | 1                      | 80 - 95        | 0x0000 1400 - 0x0000 17FF | -    | yes  | yes   |
| 6                | 1                      | 96 - 111       | 0x0000 1800 - 0x0000 1BFF | -    | yes  | yes   |
| 7                | 1                      | 112 - 127      | 0x0000 1C00 - 0x0000 1FFF | -    | yes  | yes   |
| 8                | 1                      | 128 - 143      | 0x0000 2000 - 0x0000 23FF | -    | yes  | yes   |
| 9                | 1                      | 144 - 159      | 0x0000 2400 - 0x0000 27FF | yes  | yes  | yes   |
| 10               | 1                      | 160 - 175      | 0x0000 2800 - 0x0000 2BFF | yes  | yes  | yes   |
| 11               | 1                      | 176 - 191      | 0x0000 2C00 - 0x0000 2FFF | yes  | yes  | yes   |
| 12               | 1                      | 192 - 207      | 0x0000 3000 - 0x0000 33FF | yes  | yes  | yes   |
| 13               | 1                      | 208 - 223      | 0x0000 3400 - 0x0000 37FF | yes  | yes  | yes   |
| 14               | 1                      | 224 - 239      | 0x0000 3800 - 0x0000 3BFF | yes  | yes  | yes   |
| 15               | 1                      | 240 - 255      | 0x0000 3C00 - 0x0000 3FFF | yes  | yes  | yes   |

![](_page_19_Picture_10.jpeg)

#### **FAIM Features**

- Fast Initialization Memory (FAIM) is a 256-bit memory or 8 words
- FAIM is multiple time programmable (MTP), limited to 200 program cycle
- MCU initial configuration after reset
  - FRO clock frequency
  - Pin configuration with pull-ups, pull-downs, and tri-state

-SWD

- ISP interface for programming and ISP pins
- One reset cycle to take effect
- FAIM programming voltage range is  $3.0 \text{ V} \leq \text{Vdd} \leq 3.6 \text{ V}$

![](_page_20_Picture_10.jpeg)

#### **Code Read Protection Levels**

- Four levels of the Code Read Protection
- This feature allows user to enable different levels of security in the system so that access to the on-chip flash and use of the SWD and ISP can be restricted
- When needed, CRP is invoked by programming a specific pattern into a dedicated flash location
- Program CRP pattern at location @2FC

![](_page_21_Figure_5.jpeg)

![](_page_21_Picture_7.jpeg)

#### **FLASH Accelerator and FLASH Controller**

- FLASH Controller is for FLASH WRITE
- FLASH Accelerator is for FLASH READ
  - -AHB Matrix, accessing by M0+ core, DMA
  - FLASH buffer for buffering and prefetching, 8- x 32-bits
    - Buffer is for both data and instruction fetch, configurable
  - **FLASH TIM** *FLASHAccessTime* = (*FLASHTIM* +1)×*SystemClock*

### **FLASH Signature Generator**

- Controls hardware flash signature generation (32-bits)
- Procedures
  - Set 16-Bytes aligned start address
  - Set 16-Bytes aligned stop address, start calculation
  - -Wait calculation done by checking status register
  - Retrieve 32 bit FLASH signature

![](_page_23_Figure_7.jpeg)

$$Duration = int\left(\frac{60}{AHB \ Period} + 3\right) * (FMSTOP - FMSSTART + 1)$$

![](_page_23_Picture_10.jpeg)

![](_page_24_Picture_0.jpeg)

## LPC84x CLOCK GENERATION UNIT

![](_page_24_Picture_2.jpeg)

#### LPC84x Clock Generation Unit

| Clock Sources        | Characteristics                                                                                         |
|----------------------|---------------------------------------------------------------------------------------------------------|
| FRO Oscillator       | System clock by default<br>Stable. Quick power up and power down<br>30/24/18 MHz (±1% over 0 C to 70 C) |
| Watchdog Oscillator  | Low power operation<br>Low frequency oscillator<br>9.3 kHz – 2.3 MHz (+/- 40%)                          |
| MAIN Oscillator      | 1 MHz – 25 MHz                                                                                          |
| CLKIN                | 1 MHz – 25 MHz                                                                                          |
| SYS PLL              | Multiplies the clock source (FRO, Main Osc, CLKIN)<br>Up to 100 MHz and divide down to 30 MHz or less   |
| Low Power Oscillator | Low power operation<br>Low frequency oscillator<br>10 kHz (+/- 40%)                                     |

![](_page_25_Picture_2.jpeg)

### Free Running Oscillator (FRO)

- Low-power internal Free-Running Oscillator (~100 uA, replaces former "IRC")
- Provides selectable outputs: 30 MHz, 24 MHz or 18 MHz which can be divided
- Factory Trimmed for 30 MHz/24 MHz/18 MHz
  - +/- 1% accuracy over 0 C to 70 C
- Some peripherals allow asynchronous operation from FRO while CPU operates from main clock
- FRO can be used as Main clock or PLL clock source
- Reduces dependency on System PLL
  - Benefit: fast restart after halting the CPU by sleep modes
  - Benefit: low power!
- Main Clock selects the 12 MHz FRO as the clock source on power-up or after reset

![](_page_26_Picture_12.jpeg)

![](_page_27_Picture_0.jpeg)

## LPC84x ROM

![](_page_27_Picture_2.jpeg)

### **BOOT ROM**

- 16 KB on-chip ROM
- Bootloader
  - In-System Programming (ISP) API callsUpdate FLASH via USART, I2C or SPI
- ROM API
  - In-Application Programming (IAP) of flash memory
  - Integer divide routines
  - -FAIM APIs
  - -FRO API

![](_page_28_Picture_10.jpeg)

## FLASH programming (in ROM)

In-System Programming (ISP)

Programming or re-programming the on-chip flash memory, using the boot loader software through the USART, I2C, SPI. This can be done when the part resides in the end-user board

In Application Programming (IAP)

Performing erase and write operation on the on-chip flash memory, as directed by the enduser application code

![](_page_29_Picture_5.jpeg)

## **ISP Entry from bootloader (via Pins)**

- ISP Entry and mode is configurable in FAIM
- FAIM Content valid

| ISP interface select WORD 0 (bit 31:30) |          | ISP PIN select WORD 1 (bit 31:30) |                                          |  |
|-----------------------------------------|----------|-----------------------------------|------------------------------------------|--|
| 00                                      | USART0   | 4:0                               | ISP Rx pin select (USART0 Rx, SPI MOSI)  |  |
| 01                                      | I2C0     | 7:5                               | ISP Rx port select (USART0 Rx, SPI MOSI) |  |
| 10                                      | SPI0     | 12:8                              | ISP Tx pin select (USART0 Tx, SPI MISO)  |  |
| 11                                      | Reserved | 15:13                             | ISP Tx port select (USART0 Tx, SPI MISO) |  |
|                                         |          | 20:16                             | ISP clock pin select (SPI SCK)           |  |
|                                         |          | 23:21                             | ISP clock port select (SPI SCK)          |  |
|                                         |          | 28:24                             | ISP SPI0 SSELN0 pin select               |  |
|                                         |          | 31:29                             | ISP SPI0 SSELN0 port select              |  |

![](_page_30_Picture_6.jpeg)

![](_page_31_Picture_0.jpeg)

## LPC84x GPIO

![](_page_31_Picture_2.jpeg)

### LPC84x: Flexible I/O Port

- I/O Port
  - Up to 54 GPIOs
  - Single cycle access to all port pins
  - Support high frequency I/O toggling As fast as CPU\_Clock/2 = 15 MHz!
  - Enhanced GPIO Pin Manipulation Capable of simultaneously reading Bit/Byte/Word or toggling up to 54 I/Os per two instructions
  - Up to 8 pins can be selected from all GPIO pins as edge- or level-sensitive interrupt requests
  - Programmable Internal pull-up/pull-down resistor, open-drain function, input inverter, and repeater mode
  - All GPIO pins are equipped with a **programmable digital glitch filter**. The filter rejects input pulses with a selectable duration of shorter than one, two, or three cycles of a filter clock
  - High-current source output driver (20 mA) on four pins
  - High-current sink driver (20 mA) on two true open-drain pins

![](_page_32_Picture_12.jpeg)

### **Enhanced GPIO Pin Manipulation**

- Support high frequency I/O toggling

   as fast as
   CPU\_Clock/2= 15MHz!
- This scope trace shows the single cycle IO port access allowing 15 MHz with a core clock of 30 MHz

![](_page_33_Figure_3.jpeg)

#### **Switch Matrix**

#### Movable functions

- Can be assigned to any external pin that is not power or ground
- -UART, SPI, I<sup>2</sup>C, SCT, comparator output, CLKOUT, pattern match output, and Ctimer

#### Fixed pin functions

- Oscillator pins, comparator input, GPIOs
- Can be replaced by movable functions

![](_page_34_Figure_7.jpeg)

#### Switch Matrix

![](_page_34_Picture_9.jpeg)

![](_page_34_Picture_10.jpeg)

![](_page_35_Picture_0.jpeg)

## LPC84x PERIPHERALS

![](_page_35_Picture_2.jpeg)

#### Timers

- Standard 32-bit Timer
- Multi-Rate timer (MRT)
  - Timer with four independent channels
  - Each channel can generate interrupts
    - Repeat interrupt mode
    - One-shot interrupt mode
- Self wake-up timer (WKT)
  - A non-zero value in this 32-bit timer initiates a countdown sequence. Wake-up source from low-power modes
- Windowed watchdog timer (24-bit timer)
- Systick Timer (24-bit timer)

![](_page_36_Picture_12.jpeg)

### State Configurable Timer/PWM (SCTimer/PWM)

- State Configurable Timer/PWM (SCTimer/PWM) is a timer/capture unit coupled with a highly flexible event driven state machine block.
- Can be configured as 32-bit counter or two 16-bit counters with a configurable state machine

![](_page_37_Figure_3.jpeg)

![](_page_37_Picture_5.jpeg)

## State Configurable Timer/PWM (SCTimer/PWM)

- Allows a wide variety of timing, counting, output modulation, and input capture operations
- Key Features:
  - -4 inputs
  - -4 outputs
  - -5 match/capture registers
  - -6 events with state machine support
  - -2 states

![](_page_38_Picture_8.jpeg)

![](_page_38_Picture_9.jpeg)

#### How Does the SCT Work?

![](_page_39_Figure_1.jpeg)

#### **SCTimer/PWM – Examples**

![](_page_40_Figure_1.jpeg)

![](_page_40_Picture_3.jpeg)

#### 2-channel PWM with Dead-time Control Using SCT

![](_page_41_Figure_1.jpeg)

![](_page_41_Picture_3.jpeg)

## State Configurable Timer/PWM (SCTimer/PWM)

- Implements virtually any timing or PWM function found on popular 8-bit MCUs without loading the CPU
  - -Wide variety of counting, output, input, and control operations
  - Dead time insertion
  - High resolution PWMs

#### **Motor Control PWM**

Generating PWM outputs with programmable dead-time

#### Lighting

Modulated PWM outputs, reaction to lamp sensor

Custom sampling of input signals for:

- Frequency detection
- Pulse width detection
- Phase detection

Custom control signals in hardware:

- Clock or signal gating
- Complex modulation of outputs
- Pulse sequences

![](_page_42_Picture_17.jpeg)

### **SCTimer/PWM Cookbook**

- Collection of code examples (both LPCXpresso and Keil)
- Each code example summarized in Cookbook document
- Available so far (and more to follow):
  - SCT\_blinky\_irq
  - SCT\_blinky\_match
  - SCT\_match\_toggle
  - SCT\_pwm
  - SCT\_pwm\_um
  - SCT\_pwm\_deadtime
  - SCT\_pwm\_4ch
  - SCT\_pwm\_decode
  - SCT\_rc5\_send
  - SCT\_rc5\_receive

- : generate 10 msec timer tick
- : toggle output every 10 msec
- : same using conflict resolution
- : generate PWM output
- : PWM with two different duty cycles
- : PWM and dead time generation (for HB control)
- : 4 channel PWM + abort input
- : pulse width measurement
- : modulate RC5 code at 36 kHz carrier
- : decode RC5 frame (Manchester coding)

![](_page_43_Picture_24.jpeg)

## Pattern Match Engine (PME)

- Pin Interrupt generator
  - Up to 8 pins can be selected to generate interrupts to the core
- Pattern match feature
  - The same 8 pins (above) can be selected from all GPIO pins to contribute to a Boolean expression
- Example:
   (IN0) ~ (IN1) (IN3) ^+ (IN4) (IN5) + (IN0) ~ (IN3) ~ (IN4)

```
where: ~=low; ^=rising edge; +=OR
```

- The PME keeps polling these pins and generates an interrupt to the core when one or more of the bit slices match
- Both the pin interrupt and pattern match blocks are mutually exclusive

| IN0<br>IN1<br>IN2<br>IN3<br>IN4<br>IN5<br>IN6<br>IN7 | * |
|------------------------------------------------------|---|
|------------------------------------------------------|---|

![](_page_44_Picture_11.jpeg)

#### USART/I<sup>2</sup>C/SPI

#### • USART

- Synchronous operations on all 5 UARTs
- Maximum bit rates of 1.875 Mbit/s in asynchronous mode and 10 Mbit/s in synchronous mode for USART functions
- Fractional rate divider is shared among all USARTs
- Built-in baud rate generator
- I<sup>2</sup>C
  - 4 l<sup>2</sup>C
  - Fast-mode Plus (up to 1Mbit/s) capability on the open-drain pins
- SPI
  - 2 SPI
  - Maximum data rate of 30 Mbit/s in master and 25 Mbit/s in slave
- Wake from sleep, deep-sleep, or power-down mode

![](_page_45_Picture_13.jpeg)

![](_page_45_Picture_14.jpeg)

#### DMA

- 25 channel DMA: all connected to peripheral request inputs and outputs
   25 sources from USART, SPI, I2C, and DAC peripherals
  - -SCT request 0&1, ADC sequence A&B, ACMP, pin interrupt 0&1, CTimer32 match
- Supports single transfers up to 1024 words
- Operates in sleep mode
- · Priority is user selectable for each channel
- Continuous priority arbitration
- Address cache with four entries
- Address increment options allow packing and/or unpacking data

![](_page_46_Picture_9.jpeg)

#### Cyclic Redundancy Check (CRC) Engine

- Supports three common polynomials CRC-CCITT, CRC-16, and CRC-32
  - CRC-CCITT: X<sup>16</sup> + X<sup>12</sup> + X<sup>5</sup> + 1
  - CRC-16: X<sup>16</sup> + X<sup>15</sup> + X<sup>2</sup> + 1
  - CRC-32:  $X^{32} + X^{26} + X^{23} + X^{22} + X^{16} + X^{12} + X^{11} + X^{10} + X^8 + X^7 + X^5 + X^4 + X^2 + X + 1$
- Accept any size of data width per write: 8-, 16- or 32-bit
  - -8-bit write: 1-cycle operation
  - -16-bit write: 2-cycle operation (8-bit x 2-cycle)
  - -32-bit write: 4-cycle operation (8-bit x 4-cycle)

![](_page_48_Picture_0.jpeg)

## LPC84x ANALOG

![](_page_48_Picture_2.jpeg)

PUBLIC 48

### **Analog to Digital Converter**

- 12-bit successive approximation
- Input multiplexing among 12 pins
- 12-bit conversion rate up to 1.2 Msps
- Two configurable conversion sequences with independent triggers
- Optional automatic high/low threshold comparison and "zero crossing" detection
- Power down mode and low-power operating mode
- Burst conversion mode for single and multiple inputs
- DMA support

![](_page_49_Figure_9.jpeg)

#### **DAC Feature**

- 2 10-bit digital to analog converters
- Resistor string architecture
- Buffered output
- Power-down mode
- · Selectable speed vs. power
- Maximum update rate of 1 MHz
- Support DMA

![](_page_50_Picture_9.jpeg)

### **Analog Comparator**

- Compares voltage levels on external pins and internal voltages
- 5 inputs are multiplexed separately to the positive voltage input and negative inputs
- The Internal voltage reference (0.9 V bandgap reference) and DACOUT can be used as either the positive or negative input of the comparator
- Voltage ladder source selectable between the supply pin VDD or ACMPVREF pin
- 32 levels of Comparator reference voltage for fine grain comparison
- Edge and level Comparator output signals connected to <u>State Configurable Timer (SCT)</u> using the <u>Switch matrix</u>, allows for the recording of event comparison – "timestamps"

![](_page_51_Figure_7.jpeg)

![](_page_51_Picture_9.jpeg)

![](_page_52_Picture_0.jpeg)

## LPC84x LOW-POWER MODES

![](_page_52_Picture_2.jpeg)

#### LPC84x Low-Power Modes

| Low-Power<br>Mode   | Impact                                                                                                                                                                                                                                                               | Wake-Up Sources                                                                                                                                                                                                          | Current<br>Consumption |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| Sleep               | System Clock to Cortex-M0+ is stopped.<br>Peripherals and memories are active.<br>Processor state and registers, peripheral<br>registers, and internal SRAM are<br>maintained, and the logic levels of the<br>pins remain static                                     | Any peripherals interrupts (SCT, MRT, USART, SPI, I2C,<br>CMP, Capacitive Touch)<br>Pin interrupts & Pattern Match Engine<br>BOD interrupt and reset<br>WWDT interrupt and reset<br>External Reset<br>Self Wake-up Timer | 1.3 mA                 |
| Deep Sleep          | Peripherals receive no internal clocks.<br>Flash is in stand-by mode. Peripherals<br>and memories are active. Processor<br>state/registers, peripheral registers, and<br>internal SRAM contents are maintained,<br>and the logic levels of the pins remain<br>static | Interrupts from USART, SPI, I2C<br>Interrupt from Capacitive Touch<br>Pin interrupts<br>BOD interrupt and reset<br>WWDT interrupt and reset<br>External Reset<br>Self Wake-up Timer                                      | 240 µA                 |
| Power-Down          | Peripherals receive no internal clocks.<br>The flash memory is powered down.<br>Processor state/registers, peripheral<br>registers, and internal SRAM contents<br>are maintained, and the logic levels of<br>the pins remain static                                  | Interrupts from USART, SPI, I2C)<br>Pin interrupts<br>BOD interrupt and reset<br>WWDT interrupt and reset<br>External Reset<br>Self Wake-up Timer                                                                        | 1.5 µA                 |
| Deep Power-<br>Down | The entire system is shut down except<br>for four 32-bit general purpose registers<br>in the PMU and the self wake-up timer.<br>Register states and internal SRAM<br>contents are lost                                                                               | Wake up on a pulse on the WAKEUP pin, RESET pin, or<br>when the self wake-up timer times out. On wake-up, the<br>part reboots.                                                                                           | 400 nA                 |

NP

![](_page_54_Picture_0.jpeg)

## LPC800 DEBUG MODULE

![](_page_54_Picture_2.jpeg)

#### **Emulation and Debugging**

- Debug and trace functions are integrated into the ARM Cortex-M0+
- Serial wire debug (SWD: 2 pins)
- Supports up to four breakpoints and two watchpoints
- Micro Trace Buffer (MTB) supported
- Standard JTAG pins (5 pins) supports ONLY boundary scan testing

![](_page_56_Picture_0.jpeg)

# LPC84x SOFTWARE, TOOLS AND SUPPORT

![](_page_56_Picture_2.jpeg)

### Software for the LPC8xx

- LPCOpen API software platform available for LPC81x/LPC82x. and LPC83x
  - LPCOpen provides the ease of use without diving into details of each peripheral registers, and it is easy to migrate from LPC8xx to LPC11xx family.
- Example Code Bundles (register level) available for entire LPC800 family
  - Fastest, and simplest way for user to learn how to program each peripheral before progressing to more advance features of the peripheral.
  - New users of LPC800 can step through the Example Code like a tutorial.
  - Concise and accurate explanations in Readme files and comments in source files help the user to start/debug quickly.
  - Work right out of the box for the LPC800 LPCXpresso-MAX boards and easy to read how the peripherals registers are setup /access without going through many levels of APIs.
  - Register level peripheral access, and direct correspondence between software and memory maps in the chip User Manuals.
  - Example Code Project and source code directory structures are kept simple, flat, and consistent (as much as possible) between LPCXpresso/MCUXpresso IDE, Keil, and IAR tools.
- System base on Example Code is smaller in code size, with much simpler code vs LPCOpen for a similar task
  - >25% code size reduction for a simple Blinky. This can be crucial in applications where the code size is close to the device flash limit.
- No SDK support for the LPC800

![](_page_57_Picture_14.jpeg)

### LPCXpresso845MAX Board (OM13097)

- LPC845 in LQFP64 package
- On-board CMSIS-DAP debug interface
  - Supported by MCUXpresso IDE and popular 3rd party IDEs
  - Includes VCOM support (UART bridged via USB to host)
- Expansion options
  - Arduino UNO R3-compatible connectors
  - LPCXpresso and  $\mathsf{Pmod}^{\texttt{R}}$  options
  - Prototyping area
- User application test features
  - Red, Green and Blue user LEDs for test & debug
  - On board speaker with driver
  - User button
  - Easily configured for LPC845 power measurement
- USB powered
- UART, SPI, I2C ISP boot-capable

![](_page_58_Picture_16.jpeg)

Orderable Part Number: **OM13097UL** http://www.nxp.com/demoboard/OM13097

- ✓ NXP Software Code Bundle
- ✓ Free MCUXpresso IDE & 3rd Party Options

![](_page_58_Picture_20.jpeg)

![](_page_58_Picture_22.jpeg)

#### Support

NXP Community Site

https://community.nxp.com/community/lpc

Training and Events

http://www.nxp.com/support/training-events:TRAINING-EVENTS

![](_page_59_Picture_5.jpeg)

![](_page_60_Picture_0.jpeg)

## LPC84x SUMMARY

![](_page_60_Picture_2.jpeg)

PUBLIC 60

## LPC84x Summary

- Simplicity
- High performance at a low price point
- 2-10x higher performance than 8-/16-bit MCUs
- 2-3x power saving compared to 8-/16-bit MCUs
- 40-50% smaller code size than 8-/16-bit MCUs
- Single cycle IO access
- Easy to use and flexible peripherals: SCTimer/PWM, Multi Rate Timer, Switch Matrix, USART, I2C, SPI, Cap Touch
- FAIM
- Code bundle software examples

![](_page_61_Picture_11.jpeg)

#### Software, Professional Support & Services

![](_page_62_Figure_1.jpeg)

PUBLIC 62

![](_page_63_Picture_0.jpeg)

### SECURE CONNECTIONS FOR A SMARTER WORLD

NXP and the NXP logo are trademarks of NXP B.V. All other product or service names are the property of their respective owners. © 2017 NXP B.V.