

#### **Freescale Semiconductor**

Data Sheet: Technical Data

# T1040

# QorlQ T1040, T1020 Data Sheet

#### **Features**

- e5500 cores built on Power Architecture® technology,
  - T1040 has four cores and T1020 has two cores
  - Each core with a private 256KB L2 cache
- 256 KB shared L3 CoreNet platform cache (CPC)
- · Hierarchical interconnect fabric
  - CoreNet Coherency manager supporting coherent and non-coherent transactions with prioritization and bandwidth allocation amongst CoreNet end-points
  - 150Gbps coherent read bandwidth
- One 32-/64-bit DDR3L/DDR4 SDRAM memory controllers
  - ECC and interleaving support
- Data Path Acceleration Architecture (DPAA) incorporating acceleration for the following functions:
  - Packet parsing, classification, and distribution
  - Queue management for scheduling, packet sequencing, and congestion management
  - Hardware buffer management for buffer allocation and de-allocation
  - Cryptography Acceleration
  - RegEx Pattern Matching Acceleration
  - IEEE Std 1588<sup>TM</sup> support
- Integrated 8-port Gigabit Ethernet switch
  - 8K MAC addresses, 4K VLANs
  - Static Address provisioning
  - Dynamic learning of MAC addresses and aging
  - Policing with storm control and MC/BC protection
  - Link aggregation (IEEE Std 802.3ad)
  - Spanning Tree Protocol (STP, RSTP and MSTP)
  - Access Control List
  - VLAN editing, translation and remarking
  - Hierarchical QoS with DWRR scheduling

- Parallel Ethernet interfaces
  - Up to two RGMII interface
  - One MII interface
- Eight SerDes lanes for high-speed peripheral interfaces
  - Four PCI Express 2.0 controllers
  - Two Serial ATA (SATA 3Gb/s) controllers
  - Up to two QSGMII interface
  - Up to six SGMII interface supporting 1000 Mbps
  - Supports 1000Base-KX
- Additional peripheral interfaces
  - Two high-speed USB 2.0 controllers with integrated PHY
  - Enhanced secure digital host controller with support for high capacity memory card(SD/eSDHC/eMMC)
  - Enhanced Serial peripheral interface (eSPI)
  - Four I2C controllers
  - Two DUARTs
  - Integrated flash controller supporting NAND and NOR flash
  - Display interface unit (DIU) with 12-bit dual data rate
  - TDM Interface
  - Four GPIO controllers supporting up to 109 general purpose I/O signals
  - Two 8-channel DMA engines
  - Multicore programmable interrupt controller (MPIC)
- QUICC Engine block
  - 32-bit RISC controller for flexible support of the communications peripherals
  - Serial DMA channel for receive and transmit on all serial channels
  - Two universal communication controllers, supporting TDM, HDLC and UART
- 780 FC-PBGA package, 23 mm x 23 mm





# **Table of Contents**

| 1 0  | verview3                                                       | 3   | 3.18   | I2C interface                                         | 129 |
|------|----------------------------------------------------------------|-----|--------|-------------------------------------------------------|-----|
| 2 Pi | n assignments                                                  | 3   | 3.19   | GPIO interface                                        | 133 |
| 2.   | 1 780 ball layout diagrams                                     | 3   | 3.20   | Display interface unit                                | 135 |
| 2.   | Pinout list                                                    | 3   | 3.21   | TDM interface                                         | 137 |
| 3 El | ectrical characteristics                                       | 3   | 3.22   | High-speed serial interfaces (HSSI)                   | 139 |
| 3.   | Overall DC electrical characteristics                          | 4 I | Hardv  | vare design considerations                            | 162 |
| 3.   | Power sequencing53                                             | 4   | 1.1    | System clocking                                       | 162 |
| 3.   | 3 Power-down requirements                                      | 4   | 1.2    | Power supply design.                                  | 172 |
| 3.   | 4 Power-on ramp rate                                           | 4   | 1.3    | Decoupling recommendations                            | 177 |
| 3.   | 5 Power characteristics                                        | 4   | 1.4    | SerDes block power supply decoupling recommendations. | 177 |
| 3.   | 6 Input clocks                                                 | 4   | 1.5    | Connection recommendations.                           | 178 |
| 3.   | 7 RESET initialization67                                       | 4   | 1.6    | Thermal                                               | 189 |
| 3.   | 8 DDR4 and DDR3L SDRAM controller                              | 4   | 1.7    | Recommended thermal model                             | 190 |
| 3.   | 9 eSPI interface                                               | 4   | 1.8    | Temperature diode                                     | 190 |
| 3.   | 10 DUART interface                                             | 4   | 1.9    | Thermal management information                        | 191 |
| 3.   | 11 Ethernet interface, Ethernet management interface, IEEE Std | 5 F | Packa  | ge information                                        | 194 |
|      | 1588                                                           | 5   | 5.1    | Package parameters for the FC-PBGA                    | 194 |
| 3.   | 12 QUICC Engine Specifications                                 | 5   | 5.2    | Mechanical dimensions of the FC-PBGA                  | 194 |
| 3.   | 13 USB interface                                               | 6 5 | Securi | ity fuse processor                                    | 196 |
| 3.   | 14 Integrated flash controller                                 | 7 ( | Order  | ing information                                       | 196 |
| 3.   | 15 Enhanced secure digital host controller (eSDHC)115          | 7   | 7.1    | Part numbering nomenclature                           | 196 |
| 3.   | 16 Multicore programmable interrupt controller (MPIC) 124      | 7   | 7.2    | Part marking                                          | 197 |
| 3.   | 17 JTAG controller                                             | 8 F | Revisi | ion history                                           | 198 |



### 1 Overview

The T1040 QorIQ advanced multicore processor combines four 64-bit ISA Power Architecture<sup>TM</sup> processor cores with high-performance data path acceleration and network and peripheral bus interfaces required for networking, telecom/datacom, wireless infrastructure, and military/aerospace applications.

This chip can be used for combined control, data path, and application layer processing in routers, switches, gateways, and general-purpose embedded computing systems. Its high level of integration offers significant performance benefits compared to multiple discrete devices, while also simplifying board design.

This figure shows the block diagram of the chip.



Figure 1. T1040 Block diagram





Figure 2. T1020 Block diagram

# 2 Pin assignments

### 2.1 780 ball layout diagrams

This figure shows the complete view of the T1040 ball map diagram. Figure 4, Figure 5, Figure 6, and Figure 7 show quadrant views.





Figure 3. Complete BGA Map for the T1040







Figure 4. Detail A





Figure 5. Detail B





Figure 6. Detail C





Figure 7. Detail D



## 2.2 Pinout list

This table provides the pinout listing for the T1040 by bus. Primary functions are **bolded** in the table.

Table 1. Pinout list by bus

| Signal         | Signal description    | Package<br>pin<br>number | Pin<br>type | Power supply      | Notes    |
|----------------|-----------------------|--------------------------|-------------|-------------------|----------|
|                | DDR SDRAM Memo        | ory Interface 1          |             |                   |          |
| D1_MA00        | Address               | V28                      | 0           | G1V <sub>DD</sub> |          |
| D1_MA01        | Address               | N28                      | 0           | G1V <sub>DD</sub> |          |
| D1_MA02        | Address               | N27                      | 0           | G1V <sub>DD</sub> |          |
| D1_MA03        | Address               | M28                      | 0           | G1V <sub>DD</sub> |          |
| D1_MA04        | Address               | L27                      | 0           | G1V <sub>DD</sub> |          |
| D1_MA05        | Address               | L28                      | 0           | G1V <sub>DD</sub> |          |
| D1_MA06        | Address               | K28                      | 0           | G1V <sub>DD</sub> |          |
| D1_MA07        | Address               | J28                      | 0           | G1V <sub>DD</sub> |          |
| D1_MA08        | Address               | J27                      | 0           | G1V <sub>DD</sub> |          |
| D1_MA09        | Address               | G27                      | 0           | G1V <sub>DD</sub> |          |
| D1_MA10        | Address               | Y27                      | 0           | G1V <sub>DD</sub> |          |
| D1_MA11        | Address               | H28                      | 0           | G1V <sub>DD</sub> |          |
| D1_MA12        | Address               | G28                      | 0           | G1V <sub>DD</sub> |          |
| D1_MA13        | Address               | AE28                     | 0           | G1V <sub>DD</sub> |          |
| D1_MA14        | Address               | E27                      | 0           | G1V <sub>DD</sub> | 25       |
| D1_MA15        | Address               | D28                      | 0           | G1V <sub>DD</sub> | 25       |
| D1_MAPAR_ERR_B | Address Parity Error  | F28                      | I           | G1V <sub>DD</sub> | 1, 6, 25 |
| D1_MAPAR_OUT   | Address Parity Out    | V27                      | 0           | G1V <sub>DD</sub> | 25       |
| D1_MBA0        | Bank Select           | Y28                      | 0           | G1V <sub>DD</sub> |          |
| D1_MBA1        | Bank Select           | W28                      | 0           | G1V <sub>DD</sub> |          |
| D1_MBA2        | Bank Select           | E28                      | 0           | G1V <sub>DD</sub> | 25       |
| D1_MCAS_B      | Column Address Strobe | AC28                     | 0           | G1V <sub>DD</sub> | 25       |
| D1_MCK0        | Clock                 | T27                      | 0           | G1V <sub>DD</sub> |          |
| D1_MCK1        | Clock                 | R27                      | 0           | G1V <sub>DD</sub> |          |
| D1_MCKE0       | Clock Enable          | C27                      | 0           | G1V <sub>DD</sub> | 2        |
| D1_MCKE1       | Clock Enable          | C28                      | 0           | G1V <sub>DD</sub> | 2        |
| D1_MCK0_B      | Clock Complement      | T28                      | 0           | G1V <sub>DD</sub> |          |
| D1_MCK1_B      | Clock Complement      | R28                      | 0           | G1V <sub>DD</sub> |          |
| D1_MCS0_B      | Chip Select           | AB28                     | 0           | G1V <sub>DD</sub> |          |
| D1_MCS1_B      | Chip Select           | AC27                     | 0           | G1V <sub>DD</sub> |          |
| D1_MCS2_B      | Chip Select           | AG27                     | 0           | G1V <sub>DD</sub> |          |
| ,              |                       |                          |             |                   |          |



Table 1. Pinout list by bus (continued)

| Signal    | Signal description           | Package       | Pin  | Power supply      | Notes |
|-----------|------------------------------|---------------|------|-------------------|-------|
|           |                              | pin<br>number | type |                   |       |
| D1_MCS3_B | Chip Select                  | AF28          | 0    | G1V <sub>DD</sub> |       |
| D1_MDIC0  | Driver Impedence Calibration | P28           | Ю    | G1V <sub>DD</sub> | 3     |
| D1_MDIC1  | Driver Impedence Calibration | U28           | Ю    | G1V <sub>DD</sub> | 3     |
| D1_MDM0   | Data Mask                    | B22           | 0    | G1V <sub>DD</sub> | 1, 25 |
| D1_MDM1   | Data Mask                    | C25           | 0    | G1V <sub>DD</sub> | 1, 25 |
| D1_MDM2   | Data Mask                    | F23           | 0    | G1V <sub>DD</sub> | 1, 25 |
| D1_MDM3   | Data Mask                    | K26           | 0    | G1V <sub>DD</sub> | 1, 25 |
| D1_MDM4   | Data Mask                    | U26           | 0    | G1V <sub>DD</sub> | 1, 25 |
| D1_MDM5   | Data Mask                    | Y24           | 0    | G1V <sub>DD</sub> | 1, 25 |
| D1_MDM6   | Data Mask                    | AD24          | 0    | G1V <sub>DD</sub> | 1, 25 |
| D1_MDM7   | Data Mask                    | AF24          | 0    | G1V <sub>DD</sub> | 1, 25 |
| D1_MDM8   | Data Mask                    | N24           | 0    | G1V <sub>DD</sub> | 1, 25 |
| D1_MDQ00  | Data                         | C21           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ01  | Data                         | A22           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ02  | Data                         | A26           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ03  | Data                         | B26           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ04  | Data                         | B21           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ05  | Data                         | A21           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ06  | Data                         | B24           | 10   | G1V <sub>DD</sub> |       |
| D1_MDQ07  | Data                         | A25           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ08  | Data                         | C23           | 10   | G1V <sub>DD</sub> |       |
| D1_MDQ09  | Data                         | C24           | 10   | G1V <sub>DD</sub> |       |
| D1_MDQ10  | Data                         | F25           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ11  | Data                         | F26           | 10   | G1V <sub>DD</sub> |       |
| D1_MDQ12  | Data                         | D22           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ13  | Data                         | D23           | 10   | G1V <sub>DD</sub> |       |
| D1_MDQ14  | Data                         | B27           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ15  | Data                         | E25           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ16  | Data                         | E23           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ17  | Data                         | E24           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ18  | Data                         | J23           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ19  | Data                         | K23           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ20  | Data                         | F22           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ21  | Data                         | H22           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ22  | Data                         | H23           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ23  | Data                         | J24           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ24  | Data                         | H26           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ25  | Data                         | J25           | Ю    | G1V <sub>DD</sub> |       |



Table 1. Pinout list by bus (continued)

| Signal   | Signal description | Package       | Pin  | Power supply      | Notes |
|----------|--------------------|---------------|------|-------------------|-------|
| _        |                    | pin<br>number | type |                   |       |
| D1_MDQ26 | Data               | P26           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ27 | Data               | N25           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ28 | Data               | G25           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ29 | Data               | H25           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ30 | Data               | M26           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ31 | Data               | M25           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ32 | Data               | T25           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ33 | Data               | U25           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ34 | Data               | AA26          | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ35 | Data               | AA25          | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ36 | Data               | P25           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ37 | Data               | R25           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ38 | Data               | W26           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ39 | Data               | Y25           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ40 | Data               | V24           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ41 | Data               | W23           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ42 | Data               | AA22          | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ43 | Data               | AC22          | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ44 | Data               | W22           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ45 | Data               | V23           | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ46 | Data               | AB24          | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ47 | Data               | AB23          | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ48 | Data               | AD26          | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ49 | Data               | AD25          | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ50 | Data               | AD23          | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ51 | Data               | AE22          | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ52 | Data               | AB25          | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ53 | Data               | AC25          | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ54 | Data               | AC23          | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ55 | Data               | AE23          | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ56 | Data               | AG25          | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ57 | Data               | AH25          | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ58 | Data               | AH22          | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ59 | Data               | AF22          | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ60 | Data               | AF26          | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ61 | Data               | AH26          | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ62 | Data               | AH23          | Ю    | G1V <sub>DD</sub> |       |
| D1_MDQ63 | Data               | AF23          | Ю    | G1V <sub>DD</sub> |       |



Table 1. Pinout list by bus (continued)

| Signal     | Signal description    | Package       | <u> </u> | Power supply      | Notes |
|------------|-----------------------|---------------|----------|-------------------|-------|
|            |                       | pin<br>number | type     |                   |       |
| D1_MDQS0   | Data Strobe           | A24           | Ю        | G1V <sub>DD</sub> |       |
| D1_MDQS1   | Data Strobe           | D26           | Ю        | G1V <sub>DD</sub> |       |
| D1_MDQS2   | Data Strobe           | G24           | Ю        | G1V <sub>DD</sub> |       |
| D1_MDQS3   | Data Strobe           | L25           | Ю        | G1V <sub>DD</sub> |       |
| D1_MDQS4   | Data Strobe           | W25           | Ю        | G1V <sub>DD</sub> |       |
| D1_MDQS5   | Data Strobe           | AA23          | Ю        | G1V <sub>DD</sub> |       |
| D1_MDQS6   | Data Strobe           | AE25          | Ю        | G1V <sub>DD</sub> |       |
| D1_MDQS7   | Data Strobe           | AG24          | Ю        | G1V <sub>DD</sub> |       |
| D1_MDQS8   | Data Strobe           | R23           | Ю        | G1V <sub>DD</sub> |       |
| D1_MDQS0_B | Data Strobe           | A23           | Ю        | G1V <sub>DD</sub> |       |
| D1_MDQS1_B | Data Strobe           | D25           | Ю        | G1V <sub>DD</sub> |       |
| D1_MDQS2_B | Data Strobe           | G23           | Ю        | G1V <sub>DD</sub> |       |
| D1_MDQS3_B | Data Strobe           | K25           | Ю        | G1V <sub>DD</sub> |       |
| D1_MDQS4_B | Data Strobe           | V25           | Ю        | G1V <sub>DD</sub> |       |
| D1_MDQS5_B | Data Strobe           | Y23           | Ю        | G1V <sub>DD</sub> |       |
| D1_MDQS6_B | Data Strobe           | AF25          | Ю        | G1V <sub>DD</sub> |       |
| D1_MDQS7_B | Data Strobe           | AH24          | Ю        | G1V <sub>DD</sub> |       |
| D1_MDQS8_B | Data Strobe           | P23           | Ю        | G1V <sub>DD</sub> |       |
| D1_MECC0   | Error Correcting Code | L24           | Ю        | G1V <sub>DD</sub> |       |
| D1_MECC1   | Error Correcting Code | N23           | Ю        | G1V <sub>DD</sub> |       |
| D1_MECC2   | Error Correcting Code | T23           | Ю        | G1V <sub>DD</sub> |       |
| D1_MECC3   | Error Correcting Code | U23           | Ю        | G1V <sub>DD</sub> |       |
| D1_MECC4   | Error Correcting Code | L23           | Ю        | G1V <sub>DD</sub> |       |
| D1_MECC5   | Error Correcting Code | M23           | Ю        | G1V <sub>DD</sub> |       |
| D1_MECC6   | Error Correcting Code | R24           | Ю        | G1V <sub>DD</sub> |       |
| D1_MECC7   | Error Correcting Code | T24           | Ю        | G1V <sub>DD</sub> |       |
| D1_MODT0   | On Die Termination    | AD28          | 0        | G1V <sub>DD</sub> | 2     |
| D1_MODT1   | On Die Termination    | AE27          | 0        | G1V <sub>DD</sub> | 2     |
| D1_MRAS_B  | Row Address Strobe    | AA28          | 0        | G1V <sub>DD</sub> | 25    |
| D1_MWE_B   | Write Enable          | AB27          | 0        | G1V <sub>DD</sub> | 25    |
| TEST_OUT0  | Test Signal           | H21           | 0        | G1V <sub>DD</sub> | 12    |
| TEST_OUT1  | Test Signal           | F21           | 0        | G1V <sub>DD</sub> | 12    |
| TEST_OUT2  | Test Signal           | W21           | 0        | G1V <sub>DD</sub> | 12    |
| TEST_OUT3  | Test Signal           | V21           | 0        | G1V <sub>DD</sub> | 12    |
| TEST_OUT4  | Test Signal           | K22           | 0        | G1V <sub>DD</sub> | 12    |
| TEST_OUT5  | Test Signal           | M22           | 0        | G1V <sub>DD</sub> | 12    |
| TEST_OUT6  | Test Signal           | U22           | 0        | G1V <sub>DD</sub> | 12    |
| TEST_OUT7  | Test Signal           | P22           | 0        | G1V <sub>DD</sub> | 12    |



Table 1. Pinout list by bus (continued)

| Signal                         | Signal description | Package<br>pin<br>number | Pin<br>type | Power supply      | Notes |
|--------------------------------|--------------------|--------------------------|-------------|-------------------|-------|
| TEST_OUT8                      | Test Signal        | Y21                      | 0           | G1V <sub>DD</sub> | 12    |
|                                | Integrated Flash   | Controller               |             | 1                 |       |
| IFC_A16                        | IFC Address        | C5                       | 0           | $OV_{DD}$         | 1, 5  |
| IFC_A17                        | IFC Address        | C6                       | 0           | $OV_{DD}$         | 1, 5  |
| IFC_A18                        | IFC Address        | D7                       | 0           | OV <sub>DD</sub>  | 1, 5  |
| IFC_A19                        | IFC Address        | C7                       | 0           | OV <sub>DD</sub>  | 1, 5  |
| IFC_A20                        | IFC Address        | D8                       | 0           | OV <sub>DD</sub>  | 1, 5  |
| IFC_A21/cfg_dram_type          | IFC Address        | C8                       | 0           | OV <sub>DD</sub>  | 1, 4  |
| IFC_A22                        | IFC Address        | D9                       | 0           | OV <sub>DD</sub>  | 1     |
| IFC_A23                        | IFC Address        | C9                       | 0           | OV <sub>DD</sub>  | 1     |
| IFC_A24                        | IFC Address        | D10                      | 0           | OV <sub>DD</sub>  | 1     |
| IFC_A25/GPIO2_25/<br>IFC_WP1_B | IFC Address        | C10                      | 0           | OV <sub>DD</sub>  | 1     |
| IFC_A26/GPIO2_26/<br>IFC_WP2_B | IFC Address        | E11                      | 0           | OV <sub>DD</sub>  | 1     |
| IFC_A27/GPIO2_27/<br>IFC_WP3_B | IFC Address        | C11                      | 0           | OV <sub>DD</sub>  | 1     |
| IFC_A28/GPIO2_28               | IFC Address        | D11                      | 0           | $OV_{DD}$         | 1     |
| IFC_A29/GPIO2_29/<br>IFC_RB2_B | IFC Address        | C12                      | 0           | OV <sub>DD</sub>  | 1     |
| IFC_A30/GPIO2_30/<br>IFC_RB3_B | IFC Address        | D12                      | 0           | OV <sub>DD</sub>  | 1     |
| IFC_A31/GPIO2_31/<br>IFC_RB4_B | IFC Address        | E12                      | 0           | OV <sub>DD</sub>  | 1     |
| IFC_AD00/cfg_gpinput0          | IFC Address / Data | A4                       | Ю           | $OV_{DD}$         | 4     |
| IFC_AD01/cfg_gpinput1          | IFC Address / Data | B5                       | Ю           | OV <sub>DD</sub>  | 4     |
| IFC_AD02/cfg_gpinput2          | IFC Address / Data | A5                       | Ю           | $OV_{DD}$         | 4     |
| IFC_AD03/cfg_gpinput3          | IFC Address / Data | B6                       | Ю           | OV <sub>DD</sub>  | 4     |
| IFC_AD04/cfg_gpinput4          | IFC Address / Data | A6                       | Ю           | OV <sub>DD</sub>  | 4     |
| IFC_AD05/cfg_gpinput5          | IFC Address / Data | A7                       | Ю           | $OV_{DD}$         | 4     |
| IFC_AD06/cfg_gpinput6          | IFC Address / Data | B8                       | Ю           | $OV_{DD}$         | 4     |
| IFC_AD07/cfg_gpinput7          | IFC Address / Data | A8                       | Ю           | OV <sub>DD</sub>  | 4     |
| IFC_AD08/cfg_rcw_src0          | IFC Address / Data | B9                       | Ю           | $OV_{DD}$         | 4     |
| IFC_AD09/cfg_rcw_src1          | IFC Address / Data | A9                       | Ю           | OV <sub>DD</sub>  | 4     |
| IFC_AD10/cfg_rcw_src2          | IFC Address / Data | A10                      | Ю           | OV <sub>DD</sub>  | 4     |
| IFC_AD11/cfg_rcw_src3          | IFC Address / Data | B11                      | Ю           | OV <sub>DD</sub>  | 4     |
| IFC_AD12/cfg_rcw_src4          | IFC Address / Data | A11                      | Ю           | $OV_{DD}$         | 4     |
| IFC_AD13/cfg_rcw_src5          | IFC Address / Data | B12                      | Ю           | $OV_{DD}$         | 4     |
| IFC_AD14/cfg_rcw_src6          | IFC Address / Data | A12                      | Ю           | OV <sub>DD</sub>  | 4     |
| IFC_AD15/cfg_rcw_src7          | IFC Address / Data | A13                      | 10          | $OV_{DD}$         | 4     |



Table 1. Pinout list by bus (continued)

| Signal                                  | Signal description                   | Package<br>pin | Pin<br>type | Power supply     | Notes |
|-----------------------------------------|--------------------------------------|----------------|-------------|------------------|-------|
| IFO. AVD.                               | IEO Addres - Malid                   | number         |             | 01/              | 4.5   |
| IFC_AVD                                 | IFC Address Valid IFC Buffer control | D17            | 0           | OV               | 1, 5  |
| IFC_BCTL                                |                                      | A14            | 0           | OV <sub>DD</sub> | 1     |
| IFC_CLE/cfg_rcw_src8                    | IFC Command Latch Enable             | F16            | 0           | OV <sub>DD</sub> | 1, 4  |
| IFC_CLK0                                | IFC Clock                            | A17            | 0           | OV <sub>DD</sub> | 1     |
| IFC_CLK1                                | IFC Clock                            | A19            | 0           | OV <sub>DD</sub> | 1     |
| IFC_CS0_B                               | IFC Chip Select                      | C13            | 0           | OV <sub>DD</sub> | 1, 6  |
| IFC_CS1_B/GPIO2_10                      | IFC Chip Select                      | E15            | 0           | OV <sub>DD</sub> | 1, 6  |
| IFC_CS2_B/GPIO2_11                      | IFC Chip Select                      | D16            | 0           | OV <sub>DD</sub> | 1, 6  |
| IFC_CS3_B/GPIO2_12                      | IFC Chip Select                      | C16            | 0           | OV <sub>DD</sub> | 1, 6  |
| IFC_CS4_B/GPIO1_09                      | IFC Chip Select                      | E17            | 0           | $OV_{DD}$        | 1, 6  |
| IFC_CS5_B/GPIO1_10                      | IFC Chip Select                      | C17            | 0           | $OV_{DD}$        | 1, 6  |
| IFC_CS6_B/GPIO1_11                      | IFC Chip Select                      | D18            | 0           | OV <sub>DD</sub> | 1, 6  |
| IFC_CS7_B/GPIO1_12                      | IFC Chip Select                      | C19            | 0           | OV <sub>DD</sub> | 1, 6  |
| IFC_NDDDR_CLK                           | IFC NAND DDR Clock                   | D14            | 0           | $OV_{DD}$        | 1     |
| IFC_NDDQS                               | IFC DQS Strobe                       | A16            | Ю           | $OV_{DD}$        |       |
| IFC_OE_B/cfg_eng_use1                   | IFC Output Enable                    | D15            | 0           | $OV_{DD}$        | 1, 21 |
| IFC_PAR0/GPIO2_13                       | IFC Address & Data Parity            | C15            | Ю           | $OV_{DD}$        |       |
| IFC_PAR1/GPIO2_14                       | IFC Address & Data Parity            | C14            | Ю           | $OV_{DD}$        |       |
| IFC_PERR_B/GPIO2_15                     | IFC Parity Error                     | E14            | I           | OV <sub>DD</sub> | 1, 6  |
| IFC_RB2_B/ <b>IFC_A29</b> /<br>GPIO2_29 | IFC Ready / Busy CS 2                | C12            | I           | $OV_{DD}$        | 1     |
| IFC_RB3_B/ <b>IFC_A30</b> /<br>GPIO2_30 | IFC Ready / Busy CS 3                | D12            | I           | $OV_{DD}$        | 1     |
| IFC_RB4_B/ <b>IFC_A31</b> /<br>GPIO2_31 | IFC Ready / Busy CS 4                | E12            | I           | OV <sub>DD</sub> | 1     |
| IFC_RB0_B                               | IFC Ready / Busy CS0                 | B15            | Ι           | $OV_{DD}$        | 6     |
| IFC_RB1_B                               | IFC Ready / Busy CS1                 | A15            | I           | OV <sub>DD</sub> | 6     |
| IFC_TE/cfg_ifc_te                       | IFC External Transceiver<br>Enable   | B14            | 0           | OV <sub>DD</sub> | 1, 4  |
| IFC_WE0_B/cfg_eng_use0                  | IFC Write Enable                     | D13            | 0           | OV <sub>DD</sub> | 1, 21 |
| IFC_WP1_B/ <b>IFC_A25</b> /<br>GPIO2_25 | IFC Write Protect                    | C10            | 0           | OV <sub>DD</sub> | 1     |
| IFC_WP2_B/ <b>IFC_A26</b> /<br>GPIO2_26 | IFC Write Protect                    | E11            | 0           | $OV_{DD}$        | 1     |
| IFC_WP3_B/ <b>IFC_A27</b> /<br>GPIO2_27 | IFC Write Protect                    | C11            | 0           | OV <sub>DD</sub> | 1     |
| IFC_WP0_B/cfg_eng_use2                  | IFC Write Protect                    | F17            | 0           | $OV_{DD}$        | 1, 21 |
|                                         | DUART                                | •              |             | ,                | 1     |
| UART1_CTS_B/GPIO1_21/<br>UART3_SIN      | Clear To Send                        | Y2             | I           | DV <sub>DD</sub> | 1     |



Table 1. Pinout list by bus (continued)

| Signal                                                                     | Signal description          | Package       | Pin  | Power supply      | Notes  |
|----------------------------------------------------------------------------|-----------------------------|---------------|------|-------------------|--------|
| Oignai                                                                     | Oighai description          | pin<br>number | type | i ower suppry     | 110103 |
| UART1_RTS_B/GPIO1_19/<br>UART3_SOUT                                        | Ready to Send               | Y1            | 0    | DV <sub>DD</sub>  | 1      |
| UART1_SIN/GPIO1_17                                                         | Receive Data                | AA1           | I    | $DV_DD$           | 1      |
| UART1_SOUT/GPIO1_15                                                        | Transmit Data               | AA2           | 0    | DV <sub>DD</sub>  | 1      |
| UART2_CTS_B/GPIO1_22/<br>UART4_SIN                                         | Clear To Send               | Y4            | I    | DV <sub>DD</sub>  | 1      |
| UART2_RTS_B/GPIO1_20/<br>UART4_SOUT                                        | Ready to Send               | V4            | 0    | DV <sub>DD</sub>  | 1      |
| UART2_SIN/GPIO1_18                                                         | Receive Data                | W4            | I    | $DV_DD$           | 1      |
| UART2_SOUT/GPIO1_16                                                        | Transmit Data               | AA4           | 0    | $DV_DD$           | 1      |
| UART3_SIN/ <b>UART1_CTS_B</b> /<br>GPIO1_21                                | Receive Data                | Y2            | I    | $DV_DD$           | 1      |
| UART3_SOUT/<br>UART1_RTS_B/GPIO1_19                                        | Transmit Data               | Y1            | 0    | $DV_DD$           | 1      |
| UART4_SIN/ <b>UART2_CTS_B</b> /<br>GPIO1_22                                | Receive Data                | Y4            | Ι    | $DV_DD$           | 1      |
| UART4_SOUT/<br>UART2_RTS_B/GPIO1_20                                        | Transmit Data               | V4            | 0    | $DV_DD$           | 1      |
|                                                                            | I2C                         |               |      |                   |        |
| IIC1_SCL                                                                   | Serial Clock (supports PBL) | W1            | Ю    | $DV_DD$           | 7, 8   |
| IIC1_SDA                                                                   | Serial Data (supports PBL)  | V1            | Ю    | $DV_DD$           | 7, 8   |
| IIC2_SCL                                                                   | Serial Clock                | V3            | Ю    | $DV_DD$           | 7, 8   |
| IIC2_SDA                                                                   | Serial Data                 | Y3            | Ю    | $DV_DD$           | 7, 8   |
|                                                                            | eSPI Interfa                | ace           |      |                   | ·      |
| SPI_CLK                                                                    | SPI Clock                   | N1            | 0    | CV <sub>DD</sub>  | 1      |
| SPI_CS0_B/GPIO2_00/<br>SDHC_DAT4                                           | SPI Chip Select             | M1            | 0    | CV <sub>DD</sub>  | 1      |
| SPI_CS1_B/GPIO2_01/<br>SDHC_DAT5/<br>SDHC_CMD_DIR                          | SPI Chip Select             | M2            | 0    | CV <sub>DD</sub>  | 1      |
| SPI_CS2_B/GPIO2_02/<br>SDHC_DAT6/<br>SDHC_DAT0_DIR                         | SPI Chip Select             | M3            | 0    | CV <sub>DD</sub>  | 1      |
| SPI_CS3_B/GPIO2_03/<br>SDHC_DAT7/<br>SDHC_DAT123_DIR/<br>SDHC_CLK_SYNC_OUT | SPI Chip Select             | N3            | 0    | CV <sub>DD</sub>  | 1      |
| SPI_MISO                                                                   | Master In Slave Out         | P1            | Ι    | CV <sub>DD</sub>  | 1      |
| SPI_MOSI                                                                   | Master Out Slave In         | P2            | Ю    | CV <sub>DD</sub>  |        |
|                                                                            | Programmable Interru        | upt Controlle | er   |                   |        |
| IRQ00                                                                      | External Interrupt          | F7            | I    | O1V <sub>DD</sub> | 1      |
| IRQ01                                                                      | External Interrupt          | D3            | I    | O1V <sub>DD</sub> | 1      |



Table 1. Pinout list by bus (continued)

| Circul Circul description Destroys Din Description Me |                             |                          |             |                   |         |  |  |
|-------------------------------------------------------|-----------------------------|--------------------------|-------------|-------------------|---------|--|--|
| Signal                                                | Signal description          | Package<br>pin<br>number | Pin<br>type | Power supply      | Notes   |  |  |
| IRQ02                                                 | External Interrupt          | E9                       | I           | O1V <sub>DD</sub> | 1       |  |  |
| IRQ03/GPIO1_23/SDHC_VS                                | External Interrupt          | D1                       | I           | O1V <sub>DD</sub> | 1       |  |  |
| IRQ04/GPIO1_24                                        | External Interrupt          | D4                       | I           | O1V <sub>DD</sub> | 1       |  |  |
| IRQ05/GPIO1_25                                        | External Interrupt          | D5                       | I           | O1V <sub>DD</sub> | 1       |  |  |
| IRQ06/GPIO1_26                                        | External Interrupt          | AB4                      | I           | L1V <sub>DD</sub> | 1       |  |  |
| IRQ07/GPIO1_27                                        | External Interrupt          | AD5                      | I           | L1V <sub>DD</sub> | 1       |  |  |
| IRQ08/GPIO1_28                                        | External Interrupt          | AB1                      | _           | L1V <sub>DD</sub> | 1       |  |  |
| IRQ09/GPIO1_29                                        | External Interrupt          | AC5                      | Ι           | L1V <sub>DD</sub> | 1       |  |  |
| IRQ10/GPIO1_30/<br>SDHC_CLK_SYNC_IN                   | External Interrupt          | L4                       | I           | CV <sub>DD</sub>  | 1       |  |  |
| IRQ11/GPIO1_31                                        | External Interrupt          | U3                       | Ι           | $DV_DD$           | 1       |  |  |
| IRQ_OUT_B/EVT9_B                                      | Interrupt Output            | A3                       | 0           | O1V <sub>DD</sub> | 1, 6, 7 |  |  |
|                                                       | Trust                       | -                        |             |                   | '       |  |  |
| TMP_DETECT_B                                          | Tamper Detect               | F19                      | I           | OV <sub>DD</sub>  | 1       |  |  |
|                                                       | System Cor                  | itrol                    |             |                   |         |  |  |
| HRESET_B                                              | Hard Reset                  | E8                       | Ю           | O1V <sub>DD</sub> | 7, 27   |  |  |
| PORESET_B                                             | Power On Reset              | F13                      | _           | O1V <sub>DD</sub> | 26      |  |  |
| RESET_REQ_B                                           | Reset Request (POR or Hard) | В3                       | 0           | O1V <sub>DD</sub> | 1, 5    |  |  |
|                                                       | Power Manage                | ement                    |             | -1                |         |  |  |
| ASLEEP/GPO1_13                                        | Asleep                      | B2                       | 0           | O1V <sub>DD</sub> | 1       |  |  |
|                                                       | SYSCLK                      |                          |             |                   |         |  |  |
| SYSCLK                                                | System Clock                | G15                      | I           | O1V <sub>DD</sub> | 17      |  |  |
|                                                       | DDR Clock                   | ing                      |             | -                 | '       |  |  |
| DDRCLK                                                | DDR Controller Clock        | J21                      | I           | OV <sub>DD</sub>  | 17      |  |  |
|                                                       | RTC                         |                          |             | -                 |         |  |  |
| RTC/GPIO1_14                                          | Real Time Clock             | B17                      | I           | OV <sub>DD</sub>  | 1       |  |  |
|                                                       | Debug                       | ,                        |             |                   |         |  |  |
| CKSTP_OUT_B                                           | Checkstop Out               | F18                      | 0           | OV <sub>DD</sub>  | 1, 6, 7 |  |  |
| CLK_OUT                                               | Clock Out                   | E6                       | 0           | O1V <sub>DD</sub> |         |  |  |
| EVT5_B/ <b>IIC4_SCL</b> /GPIO4_02/<br>DIU_HSYNC       | Event 5                     | AA3                      | Ю           | DV <sub>DD</sub>  |         |  |  |
| EVT6_B/ <b>IIC4_SDA</b> /GPIO4_03/<br>DIU_VSYNC       | Event 6                     | AB3                      | Ю           | $DV_DD$           |         |  |  |
| EVT7_B/ <b>DMA2_DACK0_B</b> /<br>GPIO4_08/TDM_RFS     | Event 7                     | AA5                      | Ю           | $DV_DD$           |         |  |  |
| EVT8_B/ <b>DMA2_DDONE0_B</b> /<br>GPIO4_09/TDM_RCK    | Event 8                     | Y5                       | Ю           | $DV_DD$           |         |  |  |
| EVT9_B/ <b>IRQ_OUT_B</b>                              | Event 9                     | А3                       | Ю           | O1V <sub>DD</sub> |         |  |  |
| EVT0_B                                                | Event 0                     | D6                       | Ю           | O1V <sub>DD</sub> | 9       |  |  |
|                                                       | l .                         |                          |             | 1                 |         |  |  |



Table 1. Pinout list by bus (continued)

| Signal         | Signal description                         | Package       | Pin  | Power supply         | Notes    |
|----------------|--------------------------------------------|---------------|------|----------------------|----------|
|                |                                            | pin<br>number | type |                      |          |
| EVT1_B         | Event 1                                    | C4            | Ю    | O1V <sub>DD</sub>    |          |
| EVT2_B         | Event 2                                    | C1            | Ю    | O1V <sub>DD</sub>    | 6, 22    |
| EVT3_B         | Event 3                                    | C2            | Ю    | O1V <sub>DD</sub>    |          |
| EVT4_B         | Event 4                                    | C3            | Ю    | O1V <sub>DD</sub>    |          |
|                | DFT                                        |               | •    | 1                    | '        |
| SCAN_MODE_B    | Reserved                                   | F9            | I    | O1V <sub>DD</sub>    | 10       |
| TEST_SEL_B     | Reserved                                   | G8            | I    | O1V <sub>DD</sub>    | 23       |
|                | JTAG                                       |               |      | 1                    | '        |
| тск            | Test Clock                                 | E18           | I    | $OV_{DD}$            |          |
| TDI            | Test Data In                               | A18           | I    | $OV_{DD}$            | 9        |
| TDO            | Test Data Out                              | C18           | 0    | OV <sub>DD</sub>     |          |
| TMS            | Test Mode Select                           | B18           | I    | OV <sub>DD</sub>     | 9        |
| TRST_B         | Test Reset                                 | D19           | I    | $OV_{DD}$            | 9        |
|                | Analog Sigr                                | nals          |      | •                    | 1        |
| D1_MVREF       | SSTL Reference Voltage                     | F20           | Ю    | G1V <sub>DD</sub> /2 |          |
| D1_TPA         | Reserved for internal use only             | J20           | Ю    | -                    | 12       |
| FA_ANALOG_G_V  | Reserved for internal use only             | C20           | Ю    | -                    | 15       |
| FA_ANALOG_PIN  | Reserved for internal use only             | B20           | Ю    | -                    | 15       |
| SPARE1         | Reserved for internal use only             | G6            | -    | -                    | 12       |
| SPARE2         | Reserved for internal use only             | H6            | -    | -                    | 12       |
| SPARE3         | Reserved for internal use only             | J6            | -    | -                    | 12       |
| TD1_ANODE      | Thermal diode anode                        | E21           | Ю    |                      | 19       |
| TD1_CATHODE    | Thermal diode cathode                      | G21           | Ю    |                      | 19       |
| TH_TPA         | Reserved for internal use only             | F10           | -    | -                    | 12       |
|                | Serdes 1                                   |               | •    | •                    | <u> </u> |
| SD1_IMP_CAL_RX | SerDes Receive Impedence<br>Calibration    | AA12          | I    | S1V <sub>DD</sub>    | 11       |
| SD1_IMP_CAL_TX | SerDes Transmit Impedance<br>Calibration   | Y20           | I    | X1V <sub>DD</sub>    | 16       |
| SD1_PLL1_TPA   | Reserved for internal use only             | Y15           | 0    | AVDD_SD1_PLL1        | 12       |
| SD1_PLL1_TPD   | Reserved for internal use only             | AB15          | 0    | X1V <sub>DD</sub>    | 12       |
| SD1_PLL2_TPA   | Reserved for internal use only             | Y19           | 0    | AVDD_SD1_PLL2        | 12       |
| SD1_PLL2_TPD   | Reserved for internal use only             | AB19          | 0    | X1V <sub>DD</sub>    | 12       |
| SD1_REF_CLK1_N | SerDes PLL 1 Reference Clock<br>Complement | AA14          | I    | S1V <sub>DD</sub>    |          |
| SD1_REF_CLK1_P | SerDes PLL 1 Reference Clock               | AB14          | I    | S1V <sub>DD</sub>    |          |
| SD1_REF_CLK2_N | SerDes PLL 2 Reference Clock<br>Complement | AA18          | I    | S1V <sub>DD</sub>    |          |
| SD1_REF_CLK2_P | SerDes PLL 2 Reference Clock               | AB18          | I    | S1V <sub>DD</sub>    |          |
|                |                                            |               |      |                      |          |



Table 1. Pinout list by bus (continued)

| Signal    | Signal description              | Package<br>pin<br>number | Pin<br>type | Power supply      | Notes |
|-----------|---------------------------------|--------------------------|-------------|-------------------|-------|
| SD1_RX0_N | SerDes Receive Data (negative)  | AG10                     | I           | S1V <sub>DD</sub> |       |
| SD1_RX0_P | SerDes Receive Data (positive)  | AH10                     | I           | S1V <sub>DD</sub> |       |
| SD1_RX1_N | SerDes Receive Data (negative)  | AG11                     | I           | S1V <sub>DD</sub> |       |
| SD1_RX1_P | SerDes Receive Data (positive)  | AH11                     | Ι           | S1V <sub>DD</sub> |       |
| SD1_RX2_N | SerDes Receive Data (negative)  | AG13                     | I           | S1V <sub>DD</sub> |       |
| SD1_RX2_P | SerDes Receive Data (positive)  | AH13                     | I           | S1V <sub>DD</sub> |       |
| SD1_RX3_N | SerDes Receive Data (negative)  | AG14                     | I           | S1V <sub>DD</sub> |       |
| SD1_RX3_P | SerDes Receive Data (positive)  | AH14                     | I           | S1V <sub>DD</sub> |       |
| SD1_RX4_N | SerDes Receive Data (negative)  | AG16                     | I           | S1V <sub>DD</sub> |       |
| SD1_RX4_P | SerDes Receive Data (positive)  | AH16                     | I           | S1V <sub>DD</sub> |       |
| SD1_RX5_N | SerDes Receive Data (negative)  | AG17                     | I           | S1V <sub>DD</sub> |       |
| SD1_RX5_P | SerDes Receive Data (positive)  | AH17                     | I           | S1V <sub>DD</sub> |       |
| SD1_RX6_N | SerDes Receive Data (negative)  | AG19                     | I           | S1V <sub>DD</sub> |       |
| SD1_RX6_P | SerDes Receive Data (positive)  | AH19                     | I           | S1V <sub>DD</sub> |       |
| SD1_RX7_N | SerDes Receive Data (negative)  | AG20                     | I           | S1V <sub>DD</sub> |       |
| SD1_RX7_P | SerDes Receive Data (positive)  | AH20                     | I           | S1V <sub>DD</sub> |       |
| SD1_TX0_N | SerDes Transmit Data (negative) | AE10                     | 0           | X1V <sub>DD</sub> |       |
| SD1_TX0_P | SerDes Transmit Data (positive) | AD10                     | 0           | X1V <sub>DD</sub> |       |
| SD1_TX1_N | SerDes Transmit Data (negative) | AE11                     | 0           | X1V <sub>DD</sub> |       |
| SD1_TX1_P | SerDes Transmit Data (positive) | AD11                     | 0           | X1V <sub>DD</sub> |       |
| SD1_TX2_N | SerDes Transmit Data (negative) | AE13                     | 0           | X1V <sub>DD</sub> |       |
| SD1_TX2_P | SerDes Transmit Data (positive) | AD13                     | 0           | X1V <sub>DD</sub> |       |



Table 1. Pinout list by bus (continued)

| Signal                            | Signal description                      | Package<br>pin<br>number | Pin<br>type | Power supply         | Notes |
|-----------------------------------|-----------------------------------------|--------------------------|-------------|----------------------|-------|
| SD1_TX3_N                         | SerDes Transmit Data<br>(negative)      | AE14                     | 0           | X1V <sub>DD</sub>    |       |
| SD1_TX3_P                         | SerDes Transmit Data (positive)         | AD14                     | 0           | X1V <sub>DD</sub>    |       |
| SD1_TX4_N                         | SerDes Transmit Data<br>(negative)      | AE16                     | 0           | X1V <sub>DD</sub>    |       |
| SD1_TX4_P                         | SerDes Transmit Data (positive)         | AD16                     | 0           | X1V <sub>DD</sub>    |       |
| SD1_TX5_N                         | SerDes Transmit Data<br>(negative)      | AE17                     | 0           | X1V <sub>DD</sub>    |       |
| SD1_TX5_P                         | SerDes Transmit Data (positive)         | AD17                     | 0           | X1V <sub>DD</sub>    |       |
| SD1_TX6_N                         | SerDes Transmit Data (negative)         | AE19                     | 0           | X1V <sub>DD</sub>    |       |
| SD1_TX6_P                         | SerDes Transmit Data (positive)         | AD19                     | 0           | X1V <sub>DD</sub>    |       |
| SD1_TX7_N                         | SerDes Transmit Data<br>(negative)      | AE20                     | 0           | X1V <sub>DD</sub>    |       |
| SD1_TX7_P                         | SerDes Transmit Data (positive)         | AD20                     | 0           | X1V <sub>DD</sub>    |       |
|                                   | USB PHY 1                               | & 2                      |             |                      | •     |
| USB1_DRVVBUS                      | USB PHY Digital signal - Drive<br>VBUS  | F6                       | 0           | USB_HV <sub>DD</sub> |       |
| USB1_PWRFAULT                     | USB PHY Digital signal -<br>Power Fault | F5                       | I           | USB_HV <sub>DD</sub> |       |
| USB1_UDM                          | USB PHY Data Minus                      | F2                       | Ю           | USB_HV <sub>DD</sub> |       |
| USB1_UDP                          | USB PHY Data Plus                       | F1                       | 10          | USB_HV <sub>DD</sub> |       |
| USB1_UID                          | USB PHY ID Detect                       | F4                       | I           | USB_OV <sub>DD</sub> |       |
| USB1_VBUSCLMP                     | USB PHY VBUS                            | E4                       | I           | USB_HV <sub>DD</sub> |       |
| USB2_DRVVBUS                      | USB PHY Digital signal - Drive<br>VBUS  | J5                       | 0           | USB_HV <sub>DD</sub> |       |
| USB2_PWRFAULT                     | USB PHY Digital signal -<br>Power Fault | H5                       | I           | USB_HV <sub>DD</sub> |       |
| USB2_UDM                          | USB PHY Data Minus                      | H2                       | Ю           | USB_HV <sub>DD</sub> |       |
| USB2_UDP                          | USB PHY Data Plus                       | H1                       | Ю           | USB_HV <sub>DD</sub> |       |
| USB2_UID                          | USB PHY ID Detect                       | H4                       | I           | USB_OV <sub>DD</sub> |       |
| USB2_VBUSCLMP                     | USB PHY VBUS                            | J4                       | I           | USB_HV <sub>DD</sub> |       |
| USB_IBIAS_REXT                    | USB PHY Impedance<br>Calibration        | G4                       | Ю           | USB_OV <sub>DD</sub> | 20    |
|                                   | IEEE1588                                | 3                        |             | •                    | •     |
| TSEC_1588_ALARM_OUT1/<br>GPIO3_03 | Alarm Out 1                             | AF5                      | 0           | LV <sub>DD</sub>     | 1     |



Table 1. Pinout list by bus (continued)

| Signal                                                                   | Signal description     | Package        | Pin  | Power supply      | Notes |
|--------------------------------------------------------------------------|------------------------|----------------|------|-------------------|-------|
| Jignai                                                                   | Oignal description     | pin<br>number  | type | i ower suppry     | Notes |
| TSEC_1588_ALARM_OUT2/<br>GPIO3_04/EMI1_MDC                               | Alarm Out 2            | AC7            | 0    | LV <sub>DD</sub>  | 1     |
| TSEC_1588_CLK_IN/<br>GPIO3_00                                            | Clock In               | AC8            | I    | LV <sub>DD</sub>  | 1     |
| TSEC_1588_CLK_OUT/<br>GPIO3_05                                           | Clock Out              | AD7            | 0    | LV <sub>DD</sub>  | 1     |
| TSEC_1588_PULSE_OUT1/<br>GPIO3_06                                        | Pulse Out 1            | AE6            | 0    | LV <sub>DD</sub>  | 1     |
| TSEC_1588_PULSE_OUT2/<br>GPIO3_07                                        | Pulse Out 2            | AD8            | 0    | LV <sub>DD</sub>  | 1     |
| TSEC_1588_TRIG_IN1/<br>GPIO3_01                                          | Trigger In 1           | AB6            | I    | LV <sub>DD</sub>  | 1     |
| TSEC_1588_TRIG_IN2/<br>GPIO3_02/EMI1_MDIO                                | Trigger In 2           | AE5            | I    | LV <sub>DD</sub>  | 1     |
|                                                                          | Ethernet Managemen     | nt Interface 1 |      |                   |       |
| EMI1_MDC                                                                 | Management Data Clock  | AH3            | 0    | L1V <sub>DD</sub> |       |
| EMI1_MDC/<br>TSEC_1588_ALARM_OUT2/<br>GPIO3_04                           | Management Data Clock  | AC7            | 0    | LV <sub>DD</sub>  | 1     |
| EMI1_MDIO                                                                | Management Data In/Out | AH4            | 10   | L1V <sub>DD</sub> |       |
| EMI1_MDIO/<br>TSEC_1588_TRIG_IN2/<br>GPIO3_02                            | Management Data In/Out | AE5            | Ю    | LV <sub>DD</sub>  |       |
|                                                                          | Ethernet controller    | 1 and GPIO     |      |                   |       |
| EC1_COL/GPIO3_10/<br>MII_COL/MAC2_MII_COL                                | Collison Detect        | AC1            | Ю    | L1V <sub>DD</sub> |       |
| EC1_GTX_CLK/GPIO3_16/<br>MII_TX_CLK/<br>MAC2_GTX_CLK/<br>MAC2_MII_TX_CLK | Transmit Clock Out     | AF3            | 0    | L1V <sub>DD</sub> | 1     |
| EC1_GTX_CLK125/<br>GPIO3_17/MII_CRS/<br>MAC2_GTX_CLK125/<br>MAC2_MII_CRS | Reference Clock        | AG3            | I    | L1V <sub>DD</sub> | 1     |
| EC1_RXD0/GPIO3_21/<br>MII_RXD0/MAC2_RXD0/<br>MAC2_MII_RXD0               | Receive Data           | AF2            | I    | L1V <sub>DD</sub> | 1     |
| EC1_RXD1/GPIO3_20/<br>MII_RXD1/MAC2_RXD1/<br>MAC2_MII_RXD1               | Receive Data           | AF1            | I    | L1V <sub>DD</sub> | 1     |
| EC1_RXD2/GPIO3_19/<br>MII_RXD2/MAC2_RXD2/<br>MAC2_MII_RXD2               | Receive Data           | AE1            | I    | L1V <sub>DD</sub> | 1     |



Table 1. Pinout list by bus (continued)

| Signal                                                             | Signal description | Package<br>pin<br>number | Pin<br>type | Power supply      | Notes |
|--------------------------------------------------------------------|--------------------|--------------------------|-------------|-------------------|-------|
| EC1_RXD3/GPIO3_18/<br>MII_RXD3/MAC2_RXD3/<br>MAC2_MII_RXD3         | Receive Data       | AD2                      | I           | L1V <sub>DD</sub> | 1     |
| EC1_RX_CLK/GPIO3_23/<br>MII_RX_CLK/MAC2_RX_CLK/<br>MAC2_MII_RX_CLK | Receive Clock      | AD1                      | I           | L1V <sub>DD</sub> | 1     |
| EC1_RX_CTL/GPIO3_22/<br>MII_RX_DV/MAC2_RX_CTL/<br>MAC2_MII_RX_DV   | Receive Data Valid | AG2                      | I           | L1V <sub>DD</sub> | 1     |
| EC1_RX_ER/GPIO3_09/<br>MII_RX_ER/<br>MAC2_MII_RX_ER                | Receive Error      | AC2                      | Ю           | L1V <sub>DD</sub> |       |
| EC1_TXD0/GPIO3_14/<br>MII_TXD0/MAC2_TXD0/<br>MAC2_MII_TXD0         | Transmit Data      | AE3                      | 0           | L1V <sub>DD</sub> | 1     |
| EC1_TXD1/GPIO3_13/<br>MII_TXD1/MAC2_TXD1/<br>MAC2_MII_TXD1         | Transmit Data      | AE4                      | 0           | L1V <sub>DD</sub> | 1     |
| EC1_TXD2/GPIO3_12/<br>MII_TXD2/MAC2_TXD2/<br>MAC2_MII_TXD2         | Transmit Data      | AD3                      | 0           | L1V <sub>DD</sub> | 1     |
| EC1_TXD3/GPIO3_11/<br>MII_TXD3/MAC2_TXD3/<br>MAC2_MII_TXD3         | Transmit Data      | AC3                      | 0           | L1V <sub>DD</sub> | 1     |
| EC1_TX_CTL/GPIO3_15/ MII_TX_EN/MAC2_TX_CTL/ MAC2_MII_TX_EN         | Transmit Enable    | AF4                      | 0           | L1V <sub>DD</sub> | 1, 14 |
| EC1_TX_ER/GPIO3_08/<br>MII_TX_ER/<br>MAC2_MII_TX_ER                | Transmit Error     | AC4                      | Ю           | L1V <sub>DD</sub> | 14    |
|                                                                    | Ethernet controlle | er 2 and GPIO            | •           |                   | •     |
| EC2_GTX_CLK/GPIO4_28                                               | Transmit Clock Out | AE8                      | 0           | LV <sub>DD</sub>  | 1     |
| EC2_GTX_CLK125/GPIO4_29                                            | Reference Clock    | AC6                      | I           | LV <sub>DD</sub>  | 1     |
| EC2_RXD0/GPIO3_31                                                  | Receive Data       | AH8                      | I           | LV <sub>DD</sub>  | 1     |
| EC2_RXD1/GPIO3_30                                                  | Receive Data       | AG7                      | I           | LV <sub>DD</sub>  | 1     |
| EC2_RXD2/GPIO3_29                                                  | Receive Data       | AH7                      | I           | LV <sub>DD</sub>  | 1     |
| EC2_RXD3/GPIO3_28                                                  | Receive Data       | AH6                      | I           | LV <sub>DD</sub>  | 1     |
| EC2_RX_CLK/GPIO4_31                                                | Receive Clock      | AH5                      | I           | LV <sub>DD</sub>  | 1     |
| EC2_RX_CTL/GPIO4_30                                                | Receive Data Valid | AG8                      | I           | LV <sub>DD</sub>  | 1     |
| EC2_TXD0/GPIO3_27                                                  | Transmit Data      | AE7                      | 0           | LV <sub>DD</sub>  | 1     |
| EC2_TXD1/GPIO3_26                                                  | Transmit Data      | AF7                      | 0           | LV <sub>DD</sub>  | 1     |
| EC2_TXD2/GPIO3_25                                                  | Transmit Data      | AF6                      | 0           | LV <sub>DD</sub>  | 1     |
| EC2_TXD3/GPIO3_24                                                  | Transmit Data      | AG5                      | 0           | LV <sub>DD</sub>  | 1     |
| EC2_TX_CTL/GPIO4_27                                                | Transmit Enable    | AF8                      | 0           | LV <sub>DD</sub>  | 1, 14 |



Table 1. Pinout list by bus (continued)

| Signal                                       | Signal description                                                       | Package       | Pin  | Power supply      | Notes |
|----------------------------------------------|--------------------------------------------------------------------------|---------------|------|-------------------|-------|
|                                              |                                                                          | pin<br>number | type |                   |       |
|                                              | DSYSCLE                                                                  | (             |      |                   | •     |
| DIFF_SYSCLK                                  | "Single Oscillator Source" Reference Clock Differential (positive)       | G14           | I    | O1V <sub>DD</sub> | 18    |
| DIFF_SYSCLK_B                                | "Single Oscillator Source"<br>Reference Clock Differential<br>(negative) | F14           | I    | O1V <sub>DD</sub> | 18    |
|                                              | USB Clocki                                                               | ng            |      |                   |       |
| USBCLK                                       | USB PHY Clock In                                                         | F8            | I    | O1V <sub>DD</sub> | 17    |
|                                              | I2C 3 & 4                                                                |               |      |                   |       |
| IIC3_SCL/GPIO4_00                            | Serial Clock                                                             | V2            | Ю    | $DV_DD$           | 7, 8  |
| IIC3_SDA/GPIO4_01                            | Serial Data                                                              | W3            | Ю    | $DV_DD$           | 7, 8  |
| <b>IIC4_SCL</b> /GPIO4_02/EVT5_B/DIU_HSYNC   | Serial Clock                                                             | AA3           | Ю    | DV <sub>DD</sub>  | 7, 8  |
| IIC4_SDA/GPIO4_03/EVT6_B/<br>DIU_VSYNC       | Serial Data                                                              | AB3           | Ю    | $DV_DD$           | 7, 8  |
|                                              | DMA                                                                      |               |      | 1                 |       |
| DMA1_DACK0_B/GPIO4_05/<br>TDM_TFS            | DMA1 channel 0 acknowledge                                               | U5            | 0    | $DV_DD$           | 1     |
| DMA1_DDONE0_B/<br>GPIO4_06/TDM_TCK           | DMA1 channel 0 done                                                      | R5            | 0    | $DV_DD$           | 1     |
| DMA1_DREQ0_B/GPIO4_04/<br>TDM_TXD            | DMA1 channel 0 request                                                   | P5            | I    | $DV_DD$           | 1     |
| DMA2_DACK0_B/GPIO4_08/<br>EVT7_B/TDM_RFS     | DMA2 channel 0 acknowledge                                               | AA5           | 0    | DV <sub>DD</sub>  | 1     |
| DMA2_DDONE0_B/<br>GPIO4_09/EVT8_B/TDM_RCK    | DMA2 channel 0 done                                                      | Y5            | 0    | DV <sub>DD</sub>  | 1     |
| DMA2_DREQ0_B/GPIO4_07/<br>TDM_RXD            | DMA2 channel 0 request                                                   | V5            | I    | $DV_DD$           | 1     |
|                                              | QE_TDM                                                                   |               |      |                   |       |
| CLK09/GPIO4_15/BRGO2/<br>DIU_D10             | External Clock                                                           | P4            | I    | DV <sub>DD</sub>  | 1     |
| CLK10/GPIO4_22/BRGO3/<br>DIU_D11             | External Clock                                                           | P3            | I    | DV <sub>DD</sub>  | 1     |
| CLK11/GPIO4_16/BRGO4/<br>DIU_DE              | External Clock                                                           | N4            | I    | $DV_DD$           | 1     |
| CLK12/GPIO4_23/BRGO1/<br>DIU_CLK_OUT         | External Clock                                                           | M4            | I    | $DV_DD$           | 1, 24 |
| TDMA_RQ/GPIO4_14/<br>UC1_CDB_RXER/DIU_D4     | Request                                                                  | R2            | 0    | $DV_DD$           | 1     |
| TDMA_RSYNC/GPIO4_11/<br>UC1_CTSB_RXDV/DIU_D1 | Receive Sync                                                             | U1            | I    | $DV_DD$           | 1     |



Table 1. Pinout list by bus (continued)

| Signal                                                                     | Signal description    | Package<br>pin<br>number | Pin<br>type | Power supply     | Notes |
|----------------------------------------------------------------------------|-----------------------|--------------------------|-------------|------------------|-------|
| TDMA_RXD/GPIO4_10/<br>UC1_RXD7/DIU_D0/<br>TDMA_TXD                         | Receive Data          | U2                       | I           | DV <sub>DD</sub> | 1     |
| TDMA_TSYNC/GPIO4_13/<br>UC1_RTSB_TXEN/DIU_D3                               | Transmit Sync         | R1                       | I           | $DV_DD$          | 1     |
| TDMA_TXD/GPIO4_12/<br>UC1_TXD7/DIU_D2/<br>TDMA_RXD_EXC                     | Transmit Data         | T1                       | 0           | $DV_DD$          | 1     |
| TDMB_RQ/GPIO4_21/<br>UC3_CDB_RXER/DIU_D9                                   | Request               | R4                       | 0           | $DV_DD$          | 1     |
| TDMB_RSYNC/GPIO4_18/<br>UC3_CTSB_RXDV/DIU_D6                               | Receive Sync          | Т3                       | I           | $DV_DD$          | 1     |
| TDMB_RXD/GPIO4_17/<br>UC3_RXD7/DIU_D5/<br>TDMB_TXD                         | Receive Data          | U4                       | I           | $DV_DD$          | 1     |
| TDMB_TSYNC/GPIO4_20/<br>UC3_RTSB_TXEN/DIU_D8                               | Transmit Sync         | R3                       | I           | $DV_DD$          | 1     |
| TDMB_TXD/GPIO4_19/<br>UC3_TXD7/DIU_D7/<br>TDMB_RXD_EXC                     | Transmit Data         | T4                       | 0           | $DV_DD$          | 1     |
|                                                                            | eSDH                  |                          |             |                  |       |
| SDHC_CD_B/GPIO4_24                                                         | SDHC Card Detect      | L5                       | I           | CV <sub>DD</sub> | 1     |
| SDHC_CLK/GPIO2_09                                                          | Host to Card Clock    | K1                       | Ю           | EV <sub>DD</sub> |       |
| SDHC_CLK_SYNC_IN/IRQ10/<br>GPIO1_30                                        | Clock Sync            | L4                       | I           | CV <sub>DD</sub> | 1     |
| SDHC_CLK_SYNC_OUT/<br>SPI_CS3_B/GPIO2_03/<br>SDHC_DAT7/<br>SDHC_DAT123_DIR | Clock Sync            | N3                       | 0           | CV <sub>DD</sub> | 1     |
| SDHC_CMD/GPIO2_04                                                          | Command/Response      | K3                       | Ю           | EV <sub>DD</sub> |       |
| SDHC_CMD_DIR/SPI_CS1_B/<br>GPIO2_01/SDHC_DAT5                              | CMD direction control | M2                       | 0           | CV <sub>DD</sub> | 1     |
| SDHC_DAT0/GPIO2_05                                                         | Data                  | L2                       | Ю           | EV <sub>DD</sub> |       |
| SDHC_DAT0_DIR/<br>SPI_CS2_B/GPIO2_02/<br>SDHC_DAT6                         | Data                  | M3                       | 0           | CV <sub>DD</sub> | 1     |
| SDHC_DAT1/GPIO2_06                                                         | Data                  | K4                       | Ю           | EV <sub>DD</sub> |       |
| SDHC_DAT123_DIR/<br>SPI_CS3_B/GPIO2_03/<br>SDHC_DAT7/<br>SDHC_CLK_SYNC_OUT | Data                  | N3                       | 0           | CV <sub>DD</sub> | 1     |
| SDHC_DAT2/GPIO2_07                                                         | Data                  | L3                       | Ю           | EV <sub>DD</sub> |       |
| SDHC_DAT3/GPIO2_08                                                         | Data                  | L1                       | Ю           | EV <sub>DD</sub> |       |
| SDHC_DAT4/ <b>SPI_CS0_B</b> /<br>GPIO2_00                                  | Data                  | M1                       | Ю           | CV <sub>DD</sub> |       |



Table 1. Pinout list by bus (continued)

| Signal                                                                     | Signal description                  | Package       | _    | Power supply      | Notes |
|----------------------------------------------------------------------------|-------------------------------------|---------------|------|-------------------|-------|
|                                                                            |                                     | pin<br>number | type |                   |       |
| SDHC_DAT5/ <b>SPI_CS1_B</b> /<br>GPIO2_01/SDHC_CMD_DIR                     | Data                                | M2            | Ю    | CV <sub>DD</sub>  |       |
| SDHC_DAT6/ <b>SPI_CS2_B</b> /<br>GPIO2_02/SDHC_DAT0_DIR                    | Data                                | М3            | Ю    | CV <sub>DD</sub>  |       |
| SDHC_DAT7/SPI_CS3_B/<br>GPIO2_03/<br>SDHC_DAT123_DIR/<br>SDHC_CLK_SYNC_OUT | Data                                | N3            | Ю    | CV <sub>DD</sub>  |       |
| SDHC_VS/IRQ03/GPIO1_23                                                     | Voltage Select                      | D1            | Ю    | O1V <sub>DD</sub> |       |
| SDHC_WP/GPIO4_25                                                           | SDHC Write Protect                  | M5            | ı    | CV <sub>DD</sub>  | 1     |
|                                                                            | Power-On-Reset Co                   | nfiguration   |      |                   | !     |
| cfg_dram_type/IFC_A21                                                      | Power-On-Reset Configuration Signal | C8            | I    | OV <sub>DD</sub>  | 1, 4  |
| cfg_eng_use0/ <b>IFC_WE0_B</b>                                             | Power-On-Reset Configuration Signal | D13           | I    | OV <sub>DD</sub>  | 1, 21 |
| cfg_eng_use1/IFC_OE_B                                                      | Power-On-Reset Configuration Signal | D15           | I    | OV <sub>DD</sub>  | 1, 21 |
| cfg_eng_use2/IFC_WP0_B                                                     | Power-On-Reset Configuration Signal | F17           | I    | OV <sub>DD</sub>  | 1     |
| cfg_gpinput0/ <b>IFC_AD00</b>                                              | Power-On-Reset Configuration Signal | A4            | I    | OV <sub>DD</sub>  | 1, 4  |
| cfg_gpinput1/ <b>IFC_AD01</b>                                              | Power-On-Reset Configuration Signal | B5            | I    | OV <sub>DD</sub>  | 1, 4  |
| cfg_gpinput2/ <b>IFC_AD02</b>                                              | Power-On-Reset Configuration Signal | A5            | l    | OV <sub>DD</sub>  | 1, 4  |
| cfg_gpinput3/ <b>IFC_AD03</b>                                              | Power-On-Reset Configuration Signal | В6            | I    | OV <sub>DD</sub>  | 1, 4  |
| cfg_gpinput4/ <b>IFC_AD04</b>                                              | Power-On-Reset Configuration Signal | A6            | I    | OV <sub>DD</sub>  | 1, 4  |
| cfg_gpinput5/ <b>IFC_AD05</b>                                              | Power-On-Reset Configuration Signal | A7            | l    | OV <sub>DD</sub>  | 1, 4  |
| cfg_gpinput6/ <b>IFC_AD06</b>                                              | Power-On-Reset Configuration Signal | B8            | l    | OV <sub>DD</sub>  | 1, 4  |
| cfg_gpinput7/ <b>IFC_AD07</b>                                              | Power-On-Reset Configuration Signal | A8            | I    | OV <sub>DD</sub>  | 1, 4  |
| cfg_ifc_te/IFC_TE                                                          | Power-On-Reset Configuration Signal | B14           | I    | OV <sub>DD</sub>  | 1, 4  |
| cfg_rcw_src0/ <b>IFC_AD08</b>                                              | Power-On-Reset Configuration Signal | В9            | I    | OV <sub>DD</sub>  | 1, 4  |
| cfg_rcw_src1/IFC_AD09                                                      | Power-On-Reset Configuration Signal | <b>A</b> 9    | I    | OV <sub>DD</sub>  | 1, 4  |
| cfg_rcw_src2/ <b>IFC_AD10</b>                                              | Power-On-Reset Configuration Signal | A10           | I    | OV <sub>DD</sub>  | 1, 4  |



Table 1. Pinout list by bus (continued)

| Signal                                       | Signal description                     | Package<br>pin<br>number | Pin<br>type | Power supply      | Notes |
|----------------------------------------------|----------------------------------------|--------------------------|-------------|-------------------|-------|
| cfg_rcw_src3/ <b>IFC_AD11</b>                | Power-On-Reset Configuration<br>Signal | B11                      | I           | OV <sub>DD</sub>  | 1, 4  |
| cfg_rcw_src4/ <b>IFC_AD12</b>                | Power-On-Reset Configuration Signal    | A11                      | I           | OV <sub>DD</sub>  | 1, 4  |
| cfg_rcw_src5/ <b>IFC_AD13</b>                | Power-On-Reset Configuration Signal    | B12                      | I           | $OV_{DD}$         | 1, 4  |
| cfg_rcw_src6/ <b>IFC_AD14</b>                | Power-On-Reset Configuration Signal    | A12                      | I           | $OV_{DD}$         | 1, 4  |
| cfg_rcw_src7/ <b>IFC_AD15</b>                | Power-On-Reset Configuration Signal    | A13                      | Ι           | $OV_{DD}$         | 1, 4  |
| cfg_rcw_src8/ <b>IFC_CLE</b>                 | Power-On-Reset Configuration Signal    | F16                      | Ι           | OV <sub>DD</sub>  | 1, 4  |
|                                              | General Purpose In                     | put/Output               |             |                   | •     |
| GPIO1_09/ <b>IFC_CS4_B</b>                   | General Purpose Input/Output           | E17                      | Ю           | $OV_{DD}$         |       |
| GPIO1_10/ <b>IFC_CS5_B</b>                   | General Purpose Input/Output           | C17                      | Ю           | $OV_{DD}$         |       |
| GPIO1_11/ <b>IFC_CS6_B</b>                   | General Purpose Input/Output           | D18                      | Ю           | $OV_{DD}$         |       |
| GPIO1_12/ <b>IFC_CS7_B</b>                   | General Purpose Input/Output           | C19                      | Ю           | $OV_{DD}$         |       |
| GPO1_13/ <b>ASLEEP</b>                       | General Purpose Input/Output           | B2                       | 0           | O1V <sub>DD</sub> | 1     |
| GPIO1_14/RTC                                 | General Purpose Input/Output           | B17                      | Ю           | $OV_{DD}$         |       |
| GPIO1_15/UART1_SOUT                          | General Purpose Input/Output           | AA2                      | Ю           | $DV_DD$           |       |
| GPIO1_16/UART2_SOUT                          | General Purpose Input/Output           | AA4                      | Ю           | $DV_DD$           |       |
| GPIO1_17/UART1_SIN                           | General Purpose Input/Output           | AA1                      | Ю           | $DV_DD$           |       |
| GPIO1_18/UART2_SIN                           | General Purpose Input/Output           | W4                       | Ю           | $DV_DD$           |       |
| GPIO1_19/ <b>UART1_RTS_B</b> /<br>UART3_SOUT | General Purpose Input/Output           | Y1                       | Ю           | DV <sub>DD</sub>  |       |
| GPIO1_20/ <b>UART2_RTS_B</b> /<br>UART4_SOUT | General Purpose Input/Output           | V4                       | Ю           | $DV_DD$           |       |
| GPIO1_21/ <b>UART1_CTS_B</b> /<br>UART3_SIN  | General Purpose Input/Output           | Y2                       | Ю           | $DV_DD$           |       |
| GPIO1_22/ <b>UART2_CTS_B</b> /<br>UART4_SIN  | General Purpose Input/Output           | Y4                       | Ю           | $DV_DD$           |       |
| GPIO1_23/IRQ03/SDHC_VS                       | General Purpose Input/Output           | D1                       | Ю           | O1V <sub>DD</sub> |       |
| GPIO1_24/ <b>IRQ04</b>                       | General Purpose Input/Output           | D4                       | Ю           | O1V <sub>DD</sub> |       |
| GPIO1_25/ <b>IRQ05</b>                       | General Purpose Input/Output           | D5                       | Ю           | O1V <sub>DD</sub> |       |
| GPIO1_26/ <b>IRQ06</b>                       | General Purpose Input/Output           | AB4                      | Ю           | L1V <sub>DD</sub> |       |
| GPIO1_27/ <b>IRQ07</b>                       | General Purpose Input/Output           | AD5                      | Ю           | L1V <sub>DD</sub> |       |
| GPIO1_28/ <b>IRQ08</b>                       | General Purpose Input/Output           | AB1                      | Ю           | L1V <sub>DD</sub> |       |
| GPIO1_29/ <b>IRQ09</b>                       | General Purpose Input/Output           | AC5                      | Ю           | L1V <sub>DD</sub> |       |
| GPIO1_30/ <b>IRQ10</b> /<br>SDHC_CLK_SYNC_IN | General Purpose Input/Output           | L4                       | Ю           | CV <sub>DD</sub>  |       |
| GPIO1_31/ <b>IRQ11</b>                       | General Purpose Input/Output           | U3                       | 10          | $DV_DD$           |       |



Table 1. Pinout list by bus (continued)

| Signal                                                                     | Signal description           | Package       | Pin  | Power supply     | Notes |
|----------------------------------------------------------------------------|------------------------------|---------------|------|------------------|-------|
|                                                                            |                              | pin<br>number | type |                  |       |
| GPIO2_00/SPI_CS0_B/<br>SDHC_DAT4                                           | General Purpose Input/Output | M1            | Ю    | CV <sub>DD</sub> |       |
| GPIO2_01/SPI_CS1_B/<br>SDHC_DAT5/<br>SDHC_CMD_DIR                          | General Purpose Input/Output | M2            | Ю    | CV <sub>DD</sub> |       |
| GPIO2_02/SPI_CS2_B/<br>SDHC_DAT6/<br>SDHC_DAT0_DIR                         | General Purpose Input/Output | M3            | Ю    | CV <sub>DD</sub> |       |
| GPIO2_03/SPI_CS3_B/<br>SDHC_DAT7/<br>SDHC_DAT123_DIR/<br>SDHC_CLK_SYNC_OUT | General Purpose Input/Output | N3            | Ю    | CV <sub>DD</sub> |       |
| GPIO2_04/SDHC_CMD                                                          | General Purpose Input/Output | K3            | Ю    | EV <sub>DD</sub> |       |
| GPIO2_05/SDHC_DAT0                                                         | General Purpose Input/Output | L2            | Ю    | EV <sub>DD</sub> |       |
| GPIO2_06/SDHC_DAT1                                                         | General Purpose Input/Output | K4            | Ю    | EV <sub>DD</sub> |       |
| GPIO2_07/SDHC_DAT2                                                         | General Purpose Input/Output | L3            | Ю    | EV <sub>DD</sub> |       |
| GPIO2_08/SDHC_DAT3                                                         | General Purpose Input/Output | L1            | Ю    | EV <sub>DD</sub> |       |
| GPIO2_09/SDHC_CLK                                                          | General Purpose Input/Output | K1            | Ю    | EV <sub>DD</sub> |       |
| GPIO2_10/ <b>IFC_CS1_B</b>                                                 | General Purpose Input/Output | E15           | Ю    | $OV_{DD}$        |       |
| GPIO2_11/ <b>IFC_CS2_B</b>                                                 | General Purpose Input/Output | D16           | Ю    | OV <sub>DD</sub> |       |
| GPIO2_12/ <b>IFC_CS3_B</b>                                                 | General Purpose Input/Output | C16           | Ю    | $OV_{DD}$        |       |
| GPIO2_13/IFC_PAR0                                                          | General Purpose Input/Output | C15           | Ю    | $OV_{DD}$        |       |
| GPIO2_14/IFC_PAR1                                                          | General Purpose Input/Output | C14           | Ю    | $OV_{DD}$        |       |
| GPIO2_15/ <b>IFC_PERR_B</b>                                                | General Purpose Input/Output | E14           | Ю    | $OV_{DD}$        |       |
| GPIO2_25/ <b>IFC_A25</b> /<br>IFC_WP1_B                                    | General Purpose Input/Output | C10           | Ю    | OV <sub>DD</sub> |       |
| GPIO2_26/ <b>IFC_A26</b> /<br>IFC_WP2_B                                    | General Purpose Input/Output | E11           | Ю    | OV <sub>DD</sub> |       |
| GPIO2_27/ <b>IFC_A27</b> /<br>IFC_WP3_B                                    | General Purpose Input/Output | C11           | Ю    | OV <sub>DD</sub> |       |
| GPIO2_28/ <b>IFC_A28</b>                                                   | General Purpose Input/Output | D11           | Ю    | $OV_{DD}$        |       |
| GPIO2_29/ <b>IFC_A29</b> /<br>IFC_RB2_B                                    | General Purpose Input/Output | C12           | Ю    | OV <sub>DD</sub> |       |
| GPIO2_30/ <b>IFC_A30</b> /<br>IFC_RB3_B                                    | General Purpose Input/Output | D12           | Ю    | OV <sub>DD</sub> |       |
| GPIO2_31/ <b>IFC_A31</b> /<br>IFC_RB4_B                                    | General Purpose Input/Output | E12           | Ю    | OV <sub>DD</sub> |       |
| GPIO3_00/<br>TSEC_1588_CLK_IN                                              | General Purpose Input/Output | AC8           | Ю    | LV <sub>DD</sub> |       |
| GPIO3_01/<br>TSEC_1588_TRIG_IN1                                            | General Purpose Input/Output | AB6           | Ю    | LV <sub>DD</sub> |       |



Table 1. Pinout list by bus (continued)

| Table 1. Fillout list by bus (continued)                                  |                              |                          |             |                   |       |  |  |
|---------------------------------------------------------------------------|------------------------------|--------------------------|-------------|-------------------|-------|--|--|
| Signal                                                                    | Signal description           | Package<br>pin<br>number | Pin<br>type | Power supply      | Notes |  |  |
| GPIO3_02/<br>TSEC_1588_TRIG_IN2/<br>EMI1_MDIO                             | General Purpose Input/Output | AE5                      | Ю           | LV <sub>DD</sub>  |       |  |  |
| GPIO3_03/<br>TSEC_1588_ALARM_OUT1                                         | General Purpose Input/Output | AF5                      | Ю           | LV <sub>DD</sub>  |       |  |  |
| GPIO3_04/<br>TSEC_1588_ALARM_OUT2/<br>EMI1_MDC                            | General Purpose Input/Output | AC7                      | Ю           | LV <sub>DD</sub>  |       |  |  |
| GPIO3_05/<br>TSEC_1588_CLK_OUT                                            | General Purpose Input/Output | AD7                      | Ю           | LV <sub>DD</sub>  |       |  |  |
| GPIO3_06/<br>TSEC_1588_PULSE_OUT1                                         | General Purpose Input/Output | AE6                      | Ю           | LV <sub>DD</sub>  |       |  |  |
| GPIO3_07/<br>TSEC_1588_PULSE_OUT2                                         | General Purpose Input/Output | AD8                      | Ю           | LV <sub>DD</sub>  |       |  |  |
| GPIO3_08/ <b>EC1_TX_ER</b> /<br>MII_TX_ER/<br>MAC2_MII_TX_ER              | General Purpose Input/Output | AC4                      | Ю           | L1V <sub>DD</sub> |       |  |  |
| GPIO3_09/ <b>EC1_RX_ER</b> /<br>MII_RX_ER/<br>MAC2_MII_RX_ER              | General Purpose Input/Output | AC2                      | Ю           | L1V <sub>DD</sub> |       |  |  |
| GPIO3_10/ <b>EC1_COL</b> /<br>MII_COL/MAC2_MII_COL                        | General Purpose Input/Output | AC1                      | Ю           | L1V <sub>DD</sub> |       |  |  |
| GPIO3_11/ <b>EC1_TXD3</b> /<br>MII_TXD3/MAC2_TXD3/<br>MAC2_MII_TXD3       | General Purpose Input/Output | AC3                      | Ю           | L1V <sub>DD</sub> |       |  |  |
| GPIO3_12/ <b>EC1_TXD2</b> /<br>MII_TXD2/MAC2_TXD2/<br>MAC2_MII_TXD2       | General Purpose Input/Output | AD3                      | Ю           | L1V <sub>DD</sub> |       |  |  |
| GPIO3_13/ <b>EC1_TXD1</b> /<br>MII_TXD1/MAC2_TXD1/<br>MAC2_MII_TXD1       | General Purpose Input/Output | AE4                      | Ю           | L1V <sub>DD</sub> |       |  |  |
| GPIO3_14/ <b>EC1_TXD0</b> /<br>MII_TXD0/MAC2_TXD0/<br>MAC2_MII_TXD0       | General Purpose Input/Output | AE3                      | Ю           | L1V <sub>DD</sub> |       |  |  |
| GPIO3_15/ <b>EC1_TX_CTL</b> /<br>MII_TX_EN/MAC2_TX_CTL/<br>MAC2_MII_TX_EN | General Purpose Input/Output | AF4                      | Ю           | L1V <sub>DD</sub> |       |  |  |
| GPIO3_16/EC1_GTX_CLK/ MII_TX_CLK/ MAC2_GTX_CLK/ MAC2_MII_TX_CLK           | General Purpose Input/Output | AF3                      | Ю           | L1V <sub>DD</sub> |       |  |  |
| GPIO3_17/<br>EC1_GTX_CLK125/MII_CRS/<br>MAC2_GTX_CLK125/<br>MAC2_MII_CRS  | General Purpose Input/Output | AG3                      | Ю           | L1V <sub>DD</sub> |       |  |  |



Table 1. Pinout list by bus (continued)

| Signal                                                                    | Signal description           | Package       | Pin  | Power supply      | Notes |
|---------------------------------------------------------------------------|------------------------------|---------------|------|-------------------|-------|
| Signal                                                                    | Signal description           | pin<br>number | type | 1 ower suppry     | Notes |
| GPIO3_18/EC1_RXD3/<br>MII_RXD3/MAC2_RXD3/<br>MAC2_MII_RXD3                | General Purpose Input/Output | AD2           | Ю    | L1V <sub>DD</sub> |       |
| GPIO3_19/ <b>EC1_RXD2</b> /<br>MII_RXD2/MAC2_RXD2/<br>MAC2_MII_RXD2       | General Purpose Input/Output | AE1           | Ю    | L1V <sub>DD</sub> |       |
| GPIO3_20/ <b>EC1_RXD1</b> /<br>MII_RXD1/MAC2_RXD1/<br>MAC2_MII_RXD1       | General Purpose Input/Output | AF1           | Ю    | L1V <sub>DD</sub> |       |
| GPIO3_21/ <b>EC1_RXD0</b> /<br>MII_RXD0/MAC2_RXD0/<br>MAC2_MII_RXD0       | General Purpose Input/Output | AF2           | Ю    | L1V <sub>DD</sub> |       |
| GPIO3_22/ <b>EC1_RX_CTL</b> /<br>MII_RX_DV/MAC2_RX_CTL/<br>MAC2_MII_RX_DV | General Purpose Input/Output | AG2           | Ю    | L1V <sub>DD</sub> |       |
| GPIO3_23/ <b>EC1_RX_CLK</b> / MII_RX_CLK/MAC2_RX_CLK/ MAC2_MII_RX_CLK     | General Purpose Input/Output | AD1           | Ю    | L1V <sub>DD</sub> |       |
| GPIO3_24/ <b>EC2_TXD3</b>                                                 | General Purpose Input/Output | AG5           | Ю    | LV <sub>DD</sub>  |       |
| GPIO3_25/ <b>EC2_TXD2</b>                                                 | General Purpose Input/Output | AF6           | Ю    | LV <sub>DD</sub>  |       |
| GPIO3_26/ <b>EC2_TXD1</b>                                                 | General Purpose Input/Output | AF7           | Ю    | LV <sub>DD</sub>  |       |
| GPIO3_27/ <b>EC2_TXD0</b>                                                 | General Purpose Input/Output | AE7           | Ю    | LV <sub>DD</sub>  |       |
| GPIO3_28/ <b>EC2_RXD3</b>                                                 | General Purpose Input/Output | AH6           | Ю    | LV <sub>DD</sub>  |       |
| GPIO3_29/ <b>EC2_RXD2</b>                                                 | General Purpose Input/Output | AH7           | Ю    | LV <sub>DD</sub>  |       |
| GPIO3_30/ <b>EC2_RXD1</b>                                                 | General Purpose Input/Output | AG7           | Ю    | LV <sub>DD</sub>  |       |
| GPIO3_31/ <b>EC2_RXD0</b>                                                 | General Purpose Input/Output | AH8           | Ю    | LV <sub>DD</sub>  |       |
| GPIO4_00/IIC3_SCL                                                         | General Purpose Input/Output | V2            | Ю    | $DV_DD$           |       |
| GPIO4_01/IIC3_SDA                                                         | General Purpose Input/Output | W3            | Ю    | $DV_DD$           |       |
| GPIO4_02/ <b>IIC4_SCL</b> /EVT5_B/DIU_HSYNC                               | General Purpose Input/Output | AA3           | Ю    | DV <sub>DD</sub>  |       |
| GPIO4_03/IIC4_SDA/EVT6_B/<br>DIU_VSYNC                                    | General Purpose Input/Output | AB3           | Ю    | DV <sub>DD</sub>  |       |
| GPIO4_04/ <b>DMA1_DREQ0_B</b> /<br>TDM_TXD                                | General Purpose Input/Output | P5            | Ю    | DV <sub>DD</sub>  |       |
| GPIO4_05/ <b>DMA1_DACK0_B</b> /<br>TDM_TFS                                | General Purpose Input/Output | U5            | Ю    | DV <sub>DD</sub>  |       |
| GPIO4_06/<br>DMA1_DDONE0_B/TDM_TCK                                        |                              | R5            | Ю    | DV <sub>DD</sub>  |       |
| GPIO4_07/ <b>DMA2_DREQ0_B</b> /<br>TDM_RXD                                | General Purpose Input/Output | V5            | Ю    | DV <sub>DD</sub>  |       |
| GPIO4_08/ <b>DMA2_DACK0_B</b> /<br>EVT7_B/TDM_RFS                         | General Purpose Input/Output | AA5           | Ю    | DV <sub>DD</sub>  |       |



Table 1. Pinout list by bus (continued)

| Signal                                                | Signal description           | Dookogo                  | Pin  | Power supply     | Notes |
|-------------------------------------------------------|------------------------------|--------------------------|------|------------------|-------|
| Signal                                                | Signal description           | Package<br>pin<br>number | type | Power supply     | Notes |
| GPIO4_09/<br>DMA2_DDONE0_B/EVT8_B/<br>TDM_RCK         | General Purpose Input/Output | Y5                       | Ю    | DV <sub>DD</sub> |       |
| GPIO4_10/ <b>TDMA_RXD</b> /<br>UC1_RXD7/DIU_D0        | General Purpose Input/Output | U2                       | Ю    | DV <sub>DD</sub> |       |
| GPIO4_11/TDMA_RSYNC/<br>UC1_CTSB_RXDV/DIU_D1          | General Purpose Input/Output | U1                       | Ю    | DV <sub>DD</sub> |       |
| GPIO4_12/ <b>TDMA_TXD</b> /<br>UC1_TXD7/DIU_D2        | General Purpose Input/Output | T1                       | Ю    | $DV_DD$          |       |
| GPIO4_13/TDMA_TSYNC/<br>UC1_RTSB_TXEN/DIU_D3          | General Purpose Input/Output | R1                       | Ю    | DV <sub>DD</sub> |       |
| GPIO4_14/ <b>TDMA_RQ</b> /<br>UC1_CDB_RXER/DIU_D4     | General Purpose Input/Output | R2                       | Ю    | $DV_DD$          |       |
| GPIO4_15/ <b>CLK09</b> /BRGO2/<br>DIU_D10             | General Purpose Input/Output | P4                       | Ю    | $DV_DD$          |       |
| GPIO4_16/ <b>CLK11</b> /BRGO4/<br>DIU_DE              | General Purpose Input/Output | N4                       | Ю    | $DV_DD$          |       |
| GPIO4_17/ <b>TDMB_RXD</b> /<br>UC3_RXD7/DIU_D5        | General Purpose Input/Output | U4                       | Ю    | $DV_DD$          |       |
| GPIO4_18/TDMB_RSYNC/<br>UC3_CTSB_RXDV/DIU_D6          | General Purpose Input/Output | Т3                       | Ю    | $DV_DD$          |       |
| GPIO4_19/ <b>TDMB_TXD</b> /<br>UC3_TXD7/DIU_D7        | General Purpose Input/Output | T4                       | Ю    | $DV_DD$          |       |
| GPIO4_20/ <b>TDMB_TSYNC</b> /<br>UC3_RTSB_TXEN/DIU_D8 | General Purpose Input/Output | R3                       | Ю    | $DV_DD$          |       |
| GPIO4_21/ <b>TDMB_RQ</b> /<br>UC3_CDB_RXER/DIU_D9     | General Purpose Input/Output | R4                       | Ю    | $DV_DD$          |       |
| GPIO4_22/ <b>CLK10</b> /BRGO3/<br>DIU_D11             | General Purpose Input/Output | P3                       | Ю    | $DV_DD$          |       |
| GPIO4_23/ <b>CLK12</b> /BRGO1/<br>DIU_CLK_OUT         | General Purpose Input/Output | M4                       | Ю    | $DV_DD$          |       |
| GPIO4_24/SDHC_CD_B                                    | General Purpose Input/Output | L5                       | Ю    | CV <sub>DD</sub> |       |
| GPIO4_25/SDHC_WP                                      | General Purpose Input/Output | M5                       | Ю    | CV <sub>DD</sub> |       |
| GPIO4_27/EC2_TX_CTL                                   | General Purpose Input/Output | AF8                      | Ю    | LV <sub>DD</sub> |       |
| GPIO4_28/EC2_GTX_CLK                                  | General Purpose Input/Output | AE8                      | Ю    | LV <sub>DD</sub> |       |
| GPIO4_29/EC2_GTX_CLK125                               | General Purpose Input/Output | AC6                      | Ю    | LV <sub>DD</sub> |       |
| GPIO4_30/EC2_RX_CTL                                   | General Purpose Input/Output | AG8                      | Ю    | LV <sub>DD</sub> |       |
| GPIO4_31/EC2_RX_CLK                                   | General Purpose Input/Output | AH5                      | Ю    | LV <sub>DD</sub> |       |
|                                                       | DIU                          |                          |      | •                |       |
| DIU_CLK_OUT/ <b>CLK12</b> /<br>GPIO4_23/BRGO1         | Pixel Clock                  | M4                       | 0    | $DV_DD$          | 1     |
| DIU_D0/ <b>TDMA_RXD</b> /<br>GPIO4_10/UC1_RXD7        | DIU Data                     | U2                       | 0    | DV <sub>DD</sub> | 1     |



Table 1. Pinout list by bus (continued)

| Signal                                                | Signal description  | Package       | -    | Power supply     | Notes |
|-------------------------------------------------------|---------------------|---------------|------|------------------|-------|
|                                                       |                     | pin<br>number | type |                  |       |
| DIU_D1/ <b>TDMA_RSYNC</b> /<br>GPIO4_11/UC1_CTSB_RXDV | DIU Data            | U1            | 0    | $DV_DD$          | 1     |
| DIU_D10/ <b>CLK09</b> /GPIO4_15/<br>BRGO2             | DIU Data            | P4            | 0    | DV <sub>DD</sub> | 1     |
| DIU_D11/ <b>CLK10</b> /GPIO4_22/<br>BRGO3             | DIU Data            | P3            | 0    | DV <sub>DD</sub> | 1     |
| DIU_D2/ <b>TDMA_TXD</b> /<br>GPIO4_12/UC1_TXD7        | DIU Data            | T1            | 0    | DV <sub>DD</sub> | 1     |
| DIU_D3/ <b>TDMA_TSYNC</b> /<br>GPIO4_13/UC1_RTSB_TXEN | DIU Data            | R1            | 0    | DV <sub>DD</sub> | 1     |
| DIU_D4/ <b>TDMA_RQ</b> /<br>GPIO4_14/UC1_CDB_RXER     | DIU Data            | R2            | 0    | DV <sub>DD</sub> | 1     |
| DIU_D5/ <b>TDMB_RXD</b> /<br>GPIO4_17/UC3_RXD7        | DIU Data            | U4            | 0    | DV <sub>DD</sub> | 1     |
| DIU_D6/ <b>TDMB_RSYNC</b> /<br>GPIO4_18/UC3_CTSB_RXDV | DIU Data            | Т3            | 0    | DV <sub>DD</sub> | 1     |
| DIU_D7/ <b>TDMB_TXD</b> /<br>GPIO4_19/UC3_TXD7        | DIU Data            | T4            | 0    | DV <sub>DD</sub> | 1     |
| DIU_D8/ <b>TDMB_TSYNC</b> /<br>GPIO4_20/UC3_RTSB_TXEN | DIU Data            | R3            | 0    | DV <sub>DD</sub> | 1     |
| DIU_D9/ <b>TDMB_RQ</b> /<br>GPIO4_21/UC3_CDB_RXER     | DIU Data            | R4            | 0    | DV <sub>DD</sub> | 1     |
| DIU_DE/ <b>CLK11</b> /GPIO4_16/<br>BRGO4              | Data Enable         | N4            | 0    | DV <sub>DD</sub> | 1     |
| DIU_HSYNC/ <b>IIC4_SCL</b> /<br>GPIO4_02/EVT5_B       | Horizontal sync     | AA3           | 0    | DV <sub>DD</sub> | 1     |
| DIU_VSYNC/ <b>IIC4_SDA</b> /<br>GPIO4_03/EVT6_B       | Vertical sync       | AB3           | 0    | DV <sub>DD</sub> | 1     |
|                                                       | TDM                 |               |      |                  |       |
| TDM_RCK/<br><b>DMA2_DDONE0_B</b> /<br>GPIO4_09/EVT8_B | Receive clock       | Y5            | Ю    | DV <sub>DD</sub> |       |
| TDM_RFS/ <b>DMA2_DACK0_B</b> /<br>GPIO4_08/EVT7_B     | Receive frame sync  | AA5           | Ю    | DV <sub>DD</sub> |       |
| TDM_RXD/ <b>DMA2_DREQ0_B</b> /<br>GPIO4_07            | Receive data        | V5            | I    | $DV_DD$          | 1     |
| TDM_TCK/<br>DMA1_DDONE0_B/GPIO4_06                    | Transmit clock      | R5            | Ю    | $DV_DD$          |       |
| TDM_TFS/ <b>DMA1_DACK0_B</b> /<br>GPIO4_05            | Transmit frame sync | U5            | Ю    | $DV_DD$          |       |
| TDM_TXD/ <b>DMA1_DREQ0_B</b> /<br>GPIO4_04            | Transmit data       | P5            | 0    | $DV_DD$          | 1     |
|                                                       | QE                  | 1             | ·    | 1                | L     |



Table 1. Pinout list by bus (continued)

| Signal                                            | Signal description  | Package       | Pin  | <u>,                                      </u> | Notes |
|---------------------------------------------------|---------------------|---------------|------|------------------------------------------------|-------|
| Signai                                            | Signal description  | pin<br>number | type | Power supply                                   | Notes |
| BRGO1/ <b>CLK12</b> /GPIO4_23/<br>DIU_CLK_OUT     | Baud rate generator | M4            | 0    | DV <sub>DD</sub>                               | 1     |
| BRGO2/ <b>CLK09</b> /GPIO4_15/<br>DIU_D10         | Baud rate generator | P4            | 0    | DV <sub>DD</sub>                               | 1     |
| BRGO3/ <b>CLK10</b> /GPIO4_22/<br>DIU_D11         | Baud rate generator | P3            | 0    | DV <sub>DD</sub>                               | 1     |
| BRGO4/ <b>CLK11</b> /GPIO4_16/<br>DIU_DE          | Baud rate generator | N4            | 0    | DV <sub>DD</sub>                               | 1     |
| UC1_CDB_RXER/ <b>TDMA_RQ</b> /<br>GPIO4_14/DIU_D4 | Receive Error       | R2            | I    | DV <sub>DD</sub>                               | 1     |
| UC1_CTSB_RXDV/<br>TDMA_RSYNC/GPIO4_11/<br>DIU_D1  | Receive DV          | U1            | I    | DV <sub>DD</sub>                               | 1     |
| UC1_RTSB_TXEN/<br>TDMA_TSYNC/GPIO4_13/<br>DIU_D3  | Transmit Enable     | R1            | 0    | DV <sub>DD</sub>                               | 1     |
| UC1_RXD7/ <b>TDMA_RXD</b> /<br>GPIO4_10/DIU_D0    | Receive Data        | U2            | I    | $DV_DD$                                        | 1     |
| UC1_TXD7/ <b>TDMA_TXD</b> /<br>GPIO4_12/DIU_D2    | Transmit Data       | T1            | 0    | $DV_DD$                                        | 1     |
| UC3_CDB_RXER/ <b>TDMB_RQ</b> /<br>GPIO4_21/DIU_D9 | Receive Error       | R4            | I    | DV <sub>DD</sub>                               | 1     |
| UC3_CTSB_RXDV/<br>TDMB_RSYNC/GPIO4_18/<br>DIU_D6  | Receive DV          | Т3            | I    | DV <sub>DD</sub>                               | 1     |
| UC3_RTSB_TXEN/<br>TDMB_TSYNC/GPIO4_20/<br>DIU_D8  | Transmit Enable     | R3            | 0    | DV <sub>DD</sub>                               | 1     |
| UC3_RXD7/ <b>TDMB_RXD</b> /<br>GPIO4_17/DIU_D5    | Receive Data        | U4            | I    | $DV_DD$                                        | 1     |
| UC3_TXD7/ <b>TDMB_TXD</b> /<br>GPIO4_19/DIU_D7    | Transmit Data       | T4            | 0    | $DV_DD$                                        | 1     |
|                                                   | Power and Groun     | d Signals     | •    |                                                | ·     |
| GND001                                            | GND                 | A2            |      |                                                |       |
| GND002                                            | GND                 | A20           |      |                                                |       |
| GND003                                            | GND                 | A27           |      |                                                |       |
| GND004                                            | GND                 | B1            |      |                                                |       |
| GND005                                            | GND                 | B4            |      |                                                |       |
| GND006                                            | GND                 | B7            |      |                                                |       |
| GND007                                            | GND                 | B10           |      |                                                |       |
| GND008                                            | GND                 | B13           |      |                                                |       |
| GND009                                            | GND                 | B16           |      |                                                |       |
| GND010                                            | GND                 | B19           |      |                                                |       |
|                                                   |                     |               |      |                                                |       |



Table 1. Pinout list by bus (continued)

| Signal | Signal description | Package<br>pin<br>number | Pin<br>type | Power supply | Notes    |
|--------|--------------------|--------------------------|-------------|--------------|----------|
| GND011 | GND                | B23                      |             |              |          |
| GND012 | GND                | B25                      |             |              |          |
| GND013 | GND                | B28                      |             |              |          |
| GND014 | GND                | C22                      |             |              |          |
| GND015 | GND                | C26                      |             |              |          |
| GND016 | GND                | D2                       |             |              | <b> </b> |
| GND017 | GND                | D20                      |             |              |          |
| GND018 | GND                | D21                      |             |              |          |
| GND019 | GND                | D24                      |             |              |          |
| GND020 | GND                | E5                       |             |              |          |
| GND021 | GND                | E7                       |             |              |          |
| GND022 | GND                | E10                      |             |              |          |
| GND023 | GND                | E13                      |             |              |          |
| GND024 | GND                | E16                      |             |              |          |
| GND025 | GND                | E19                      |             |              |          |
| GND026 | GND                | E22                      |             |              |          |
| GND027 | GND                | E26                      |             |              |          |
| GND028 | GND                | F15                      |             |              |          |
| GND029 | GND                | F24                      |             |              |          |
| GND030 | GND                | G7                       |             |              |          |
| GND031 | GND                | G13                      |             |              |          |
| GND032 | GND                | G16                      |             |              |          |
| GND033 | GND                | G22                      |             |              |          |
| GND034 | GND                | G26                      |             |              |          |
| GND035 | GND                | H7                       |             |              |          |
| GND036 | GND                | H8                       |             |              |          |
| GND037 | GND                | H9                       |             |              |          |
| GND038 | GND                | H10                      |             |              |          |
| GND039 | GND                | H11                      |             |              | Ī        |
| GND040 | GND                | H12                      |             |              |          |
| GND041 | GND                | H13                      |             |              |          |
| GND042 | GND                | H14                      |             |              |          |
| GND043 | GND                | H15                      |             |              |          |
| GND044 | GND                | H16                      |             |              |          |
| GND045 | GND                | H17                      |             |              |          |
| GND046 | GND                | H18                      |             |              |          |
| GND047 | GND                | H19                      |             |              |          |
| GND048 | GND                | H20                      |             |              |          |



Table 1. Pinout list by bus (continued)

| Signal | Signal description | Package<br>pin<br>number | Pin<br>type | Power supply | Notes |
|--------|--------------------|--------------------------|-------------|--------------|-------|
| GND049 | GND                | H24                      |             |              |       |
| GND050 | GND                | J7                       |             |              |       |
| GND051 | GND                | J22                      |             |              |       |
| GND052 | GND                | J26                      |             |              |       |
| GND053 | GND                | K2                       |             |              |       |
| GND054 | GND                | K5                       |             |              |       |
| GND055 | GND                | K6                       |             |              |       |
| GND056 | GND                | K7                       |             |              |       |
| GND057 | GND                | K12                      |             |              |       |
| GND058 | GND                | K14                      |             |              |       |
| GND059 | GND                | K16                      |             |              |       |
| GND060 | GND                | K18                      |             |              |       |
| GND061 | GND                | K20                      |             |              |       |
| GND062 | GND                | K24                      |             |              |       |
| GND063 | GND                | L7                       |             |              |       |
| GND064 | GND                | L9                       |             |              |       |
| GND065 | GND                | L11                      |             |              |       |
| GND066 | GND                | L13                      |             |              |       |
| GND067 | GND                | L15                      |             |              |       |
| GND068 | GND                | L17                      |             |              |       |
| GND069 | GND                | L19                      |             |              |       |
| GND070 | GND                | L22                      |             |              |       |
| GND071 | GND                | L26                      |             |              |       |
| GND072 | GND                | M7                       |             |              |       |
| GND073 | GND                | M10                      |             |              |       |
| GND074 | GND                | M12                      |             |              |       |
| GND075 | GND                | M14                      |             |              |       |
| GND076 | GND                | M16                      |             |              |       |
| GND077 | GND                | M18                      |             |              |       |
| GND078 | GND                | M20                      |             |              |       |
| GND079 | GND                | M24                      |             |              |       |
| GND080 | GND                | N2                       |             |              |       |
| GND081 | GND                | N5                       |             |              |       |
| GND082 | GND                | N7                       |             |              |       |
| GND083 | GND                | N9                       |             |              |       |
| GND084 | GND                | N11                      |             |              |       |
| GND085 | GND                | N13                      |             |              |       |
| GND086 | GND                | N15                      |             |              |       |



Table 1. Pinout list by bus (continued)

| Signal | Signal description | Package<br>pin | Pin<br>type | Power supply | Notes |
|--------|--------------------|----------------|-------------|--------------|-------|
|        |                    | number         | туре        |              |       |
| GND087 | GND                | N17            |             |              |       |
| GND088 | GND                | N19            |             |              |       |
| GND089 | GND                | N22            |             |              |       |
| GND090 | GND                | N26            |             |              |       |
| GND091 | GND                | P7             |             |              |       |
| GND092 | GND                | P10            |             |              |       |
| GND093 | GND                | P12            |             |              |       |
| GND094 | GND                | P14            |             |              |       |
| GND095 | GND                | P16            |             |              |       |
| GND096 | GND                | P18            |             |              |       |
| GND097 | GND                | P20            |             |              |       |
| GND098 | GND                | P24            |             |              |       |
| GND099 | GND                | R7             |             |              |       |
| GND100 | GND                | R9             |             |              |       |
| GND101 | GND                | R11            |             |              |       |
| GND102 | GND                | R13            |             |              |       |
| GND103 | GND                | R15            |             |              |       |
| GND104 | GND                | R17            |             |              |       |
| GND105 | GND                | R19            |             |              |       |
| GND106 | GND                | R22            |             |              |       |
| GND107 | GND                | R26            |             |              |       |
| GND108 | GND                | T2             |             |              |       |
| GND109 | GND                | T5             |             |              |       |
| GND110 | GND                | T7             |             |              |       |
| GND111 | GND                | T10            |             |              |       |
| GND112 | GND                | T12            |             |              |       |
| GND113 | GND                | T14            |             |              |       |
| GND114 | GND                | T16            |             |              |       |
| GND115 | GND                | T18            |             |              |       |
| GND116 | GND                | T20            |             |              |       |
| GND117 | GND                | T22            |             |              |       |
| GND118 | GND                | T26            |             |              |       |
| GND119 | GND                | U7             |             |              |       |
| GND120 | GND                | U9             |             |              |       |
| GND121 | GND                | U11            |             |              |       |
| GND122 | GND                | U13            |             |              |       |
| GND123 | GND                | U15            |             |              |       |
| GND124 | GND                | U17            |             |              |       |



Table 1. Pinout list by bus (continued)

| Signal | Signal description | Package<br>pin<br>number | Pin<br>type | Power supply | Notes |
|--------|--------------------|--------------------------|-------------|--------------|-------|
| GND125 | GND                | U19                      |             |              |       |
| GND126 | GND                | U24                      |             |              |       |
| GND127 | GND                | V7                       |             |              |       |
| GND128 | GND                | V10                      |             |              |       |
| GND129 | GND                | V12                      |             |              |       |
| GND130 | GND                | V14                      |             |              |       |
| GND131 | GND                | V16                      |             |              |       |
| GND132 | GND                | V18                      |             |              |       |
| GND133 | GND                | V20                      |             |              |       |
| GND134 | GND                | V22                      |             |              |       |
| GND135 | GND                | V26                      |             |              |       |
| GND136 | GND                | W2                       |             |              |       |
| GND137 | GND                | W5                       |             |              |       |
| GND138 | GND                | W7                       |             |              |       |
| GND139 | GND                | W9                       |             |              |       |
| GND140 | GND                | W11                      |             |              |       |
| GND141 | GND                | W13                      |             |              |       |
| GND142 | GND                | W24                      |             |              |       |
| GND143 | GND                | Y7                       |             |              |       |
| GND144 | GND                | Y10                      |             |              |       |
| GND145 | GND                | Y12                      |             |              |       |
| GND146 | GND                | Y22                      |             |              |       |
| GND147 | GND                | Y26                      |             |              |       |
| GND148 | GND                | AA11                     |             |              |       |
| GND149 | GND                | AA24                     |             |              |       |
| GND150 | GND                | AB2                      |             |              |       |
| GND151 | GND                | AB5                      |             |              |       |
| GND152 | GND                | AB7                      |             |              |       |
| GND153 | GND                | AB22                     |             |              |       |
| GND154 | GND                | AB26                     |             |              |       |
| GND155 | GND                | AC24                     |             |              |       |
| GND156 | GND                | AC26                     |             |              |       |
| GND157 | GND                | AD4                      |             |              |       |
| GND158 | GND                | AD6                      |             |              |       |
| GND159 | GND                | AD22                     |             |              |       |
| GND160 | GND                | AE2                      |             |              |       |
| GND161 | GND                | AE24                     |             |              |       |
| GND162 | GND                | AE26                     |             |              |       |



Table 1. Pinout list by bus (continued)

| Signal     | I Signal description     |      | Pin<br>type | Power supply | Notes |
|------------|--------------------------|------|-------------|--------------|-------|
| GND163     | GND                      | AF9  |             |              |       |
| GND164     | GND                      | AF21 |             |              |       |
| GND165     | GND                      | AG1  |             |              |       |
| GND166     | GND                      | AG4  |             |              |       |
| GND167     | GND                      | AG6  |             |              |       |
| GND168     | GND                      | AG22 |             |              |       |
| GND169     | GND                      | AG23 |             |              |       |
| GND170     | GND                      | AG26 |             |              |       |
| GND171     | GND                      | AH2  |             |              |       |
| USB_AGND01 | USB PHY Transceiver GND  | E1   |             |              |       |
| USB_AGND02 | USB PHY Transceiver GND  | E2   |             |              |       |
| USB_AGND03 | USB PHY Transceiver GND  | E3   |             |              |       |
| USB_AGND04 | USB PHY Transceiver GND  | F3   |             |              |       |
| USB_AGND05 | USB PHY Transceiver GND  | G1   |             |              |       |
| USB_AGND06 | USB PHY Transceiver GND  | G2   |             |              |       |
| USB_AGND07 | USB PHY Transceiver GND  | G3   |             |              |       |
| USB_AGND08 | USB PHY Transceiver GND  | G5   |             |              |       |
| USB_AGND09 | USB PHY Transceiver GND  | НЗ   |             |              |       |
| USB_AGND10 | USB PHY Transceiver GND  | J1   |             |              |       |
| USB_AGND11 | USB PHY Transceiver GND  | J2   |             |              |       |
| USB_AGND12 | USB PHY Transceiver GND  | J3   |             |              |       |
| X1GND01    | Serdes 1 transceiver GND | AC10 |             |              |       |
| X1GND02    | Serdes 1 transceiver GND | AC11 |             |              |       |
| X1GND03    | Serdes 1 transceiver GND | AC13 |             |              |       |
| X1GND04    | Serdes 1 transceiver GND | AC14 |             |              |       |
| X1GND05    | Serdes 1 transceiver GND | AC16 |             |              |       |
| X1GND06    | Serdes 1 transceiver GND | AC17 |             |              |       |
| X1GND07    | Serdes 1 transceiver GND | AC19 |             |              |       |
| X1GND08    | Serdes 1 transceiver GND | AC20 |             |              |       |
| X1GND09    | Serdes 1 transceiver GND | AD9  |             |              |       |
| X1GND10    | Serdes 1 transceiver GND | AD12 |             |              |       |
| X1GND11    | Serdes 1 transceiver GND | AD15 |             |              |       |
| X1GND12    | Serdes 1 transceiver GND | AD18 |             |              |       |
| X1GND13    | Serdes 1 transceiver GND | AD21 |             |              |       |
| X1GND14    | Serdes 1 transceiver GND | AE9  |             |              |       |
| X1GND15    | Serdes 1 transceiver GND | AE12 |             |              |       |
| X1GND16    | Serdes 1 transceiver GND | AE15 |             |              |       |
| X1GND17    | Serdes 1 transceiver GND | AE18 |             |              |       |



#### rın assignments

Table 1. Pinout list by bus (continued)

| Signal        | Signal description       | Package<br>pin<br>number | Pin<br>type | Power supply | Notes |
|---------------|--------------------------|--------------------------|-------------|--------------|-------|
| X1GND18       | Serdes 1 transceiver GND | AE21                     |             |              |       |
| S1GND01       | Serdes 1 core logic GND  | Y14                      |             |              |       |
| S1GND02       | Serdes 1 core logic GND  | Y16                      |             |              |       |
| S1GND03       | Serdes 1 core logic GND  | Y17                      |             |              |       |
| S1GND04       | Serdes 1 core logic GND  | Y18                      |             |              |       |
| S1GND05       | Serdes 1 core logic GND  | AA13                     |             |              |       |
| S1GND06       | Serdes 1 core logic GND  | AA15                     |             |              |       |
| S1GND07       | Serdes 1 core logic GND  | AA17                     |             |              |       |
| S1GND08       | Serdes 1 core logic GND  | AA19                     |             |              |       |
| S1GND09       | Serdes 1 core logic GND  | AA21                     |             |              |       |
| S1GND10       | Serdes 1 core logic GND  | AB13                     |             |              |       |
| S1GND11       | Serdes 1 core logic GND  | AB17                     |             |              |       |
| S1GND12       | Serdes 1 core logic GND  | AB21                     |             |              |       |
| S1GND13       | Serdes 1 core logic GND  | AF10                     |             |              |       |
| S1GND14       | Serdes 1 core logic GND  | AF11                     |             |              |       |
| S1GND15       | Serdes 1 core logic GND  | AF12                     |             |              |       |
| S1GND16       | Serdes 1 core logic GND  | AF13                     |             |              |       |
| S1GND17       | Serdes 1 core logic GND  | AF14                     |             |              |       |
| S1GND18       | Serdes 1 core logic GND  | AF15                     |             |              |       |
| S1GND19       | Serdes 1 core logic GND  | AF16                     |             |              |       |
| S1GND20       | Serdes 1 core logic GND  | AF17                     |             |              |       |
| S1GND21       | Serdes 1 core logic GND  | AF18                     |             |              |       |
| S1GND22       | Serdes 1 core logic GND  | AF19                     |             |              |       |
| S1GND23       | Serdes 1 core logic GND  | AF20                     |             |              |       |
| S1GND24       | Serdes 1 core logic GND  | AG9                      |             |              |       |
| S1GND25       | Serdes 1 core logic GND  | AG12                     |             |              |       |
| S1GND26       | Serdes 1 core logic GND  | AG15                     |             |              |       |
| S1GND27       | Serdes 1 core logic GND  | AG18                     |             |              |       |
| S1GND28       | Serdes 1 core logic GND  | AG21                     |             |              |       |
| S1GND29       | Serdes 1 core logic GND  | AH9                      |             |              |       |
| S1GND30       | Serdes 1 core logic GND  | AH12                     |             |              |       |
| S1GND31       | Serdes 1 core logic GND  | AH15                     |             |              |       |
| S1GND32       | Serdes 1 core logic GND  | AH18                     |             |              |       |
| S1GND33       | Serdes 1 core logic GND  | AH21                     |             |              |       |
| AGND_SD1_PLL1 | Serdes 1 PLL 1 GND       | AA16                     |             |              |       |
| AGND_SD1_PLL2 | Serdes 1 PLL 2 GND       | AA20                     |             |              |       |
| SENSEGND      | GND Sense pin            | G20                      |             |              |       |



Table 1. Pinout list by bus (continued)

| Signal    | Signal description                                      | Package<br>pin<br>number | Pin<br>type | Power supply      | Notes |
|-----------|---------------------------------------------------------|--------------------------|-------------|-------------------|-------|
| SENSEGNDC | GND Sense pin for VDDC domain                           | AB10                     |             |                   |       |
| O1VDD1    | General I/O supply - Always on                          | J11                      |             | O1V <sub>DD</sub> |       |
| O1VDD2    | General I/O supply - Always on                          | J12                      |             | O1V <sub>DD</sub> |       |
| O1VDD3    | General I/O supply - Always on                          | J13                      |             | O1V <sub>DD</sub> |       |
| OVDD1     | General I/O supply -<br>Switchable                      | J14                      |             | OV <sub>DD</sub>  |       |
| OVDD2     | General I/O supply -<br>Switchable                      | J15                      |             | OV <sub>DD</sub>  |       |
| OVDD3     | General I/O supply -<br>Switchable                      | J16                      |             | OV <sub>DD</sub>  |       |
| OVDD4     | General I/O supply -<br>Switchable                      | J17                      |             | OV <sub>DD</sub>  |       |
| OVDD5     | General I/O supply -<br>Switchable                      | J18                      |             | OV <sub>DD</sub>  |       |
| OVDD6     | General I/O supply -<br>Switchable                      | J19                      |             | OV <sub>DD</sub>  |       |
| DVDD1     | UART/I2C/DMA/TDM supply - Switchable                    |                          |             | $DV_DD$           |       |
| DVDD2     | UART/I2C/DMA/TDM supply -<br>Switchable                 | P8                       |             | $DV_DD$           |       |
| DVDD3     | UART/I2C/DMA/TDM supply -<br>Switchable                 | R8                       |             | $DV_DD$           |       |
| CVDD      | SPI supply - Switchable                                 | M8                       |             | CV <sub>DD</sub>  |       |
| EVDD      | eSDHC supply - Switchable                               | L8                       |             | EV <sub>DD</sub>  |       |
| L1VDD1    | Ethernet controller 1 and GPIO supply- Always ON        | Т8                       |             | L1V <sub>DD</sub> |       |
| L1VDD2    | Ethernet controller 1 and GPIO supply- Always ON        | U8                       |             | L1V <sub>DD</sub> |       |
| LVDD1     | Ethernet controller 2, 1588 and GPIO supply- Switchable | V8                       |             | LV <sub>DD</sub>  |       |
| LVDD2     | Ethernet controller 2, 1588 and GPIO supply- Switchable | W8                       |             | LV <sub>DD</sub>  |       |
| G1VDD01   | DDR supply for port 1 -<br>Switchable                   | D27                      |             | G1V <sub>DD</sub> |       |
| G1VDD02   | DDR supply for port 1 -<br>Switchable                   | F27                      |             | G1V <sub>DD</sub> |       |
| G1VDD03   | DDR supply for port 1 -<br>Switchable                   | H27                      |             | G1V <sub>DD</sub> |       |
| G1VDD04   | DDR supply for port 1 -<br>Switchable                   | K21                      |             | G1V <sub>DD</sub> |       |
| G1VDD05   | DDR supply for port 1 -<br>Switchable                   | K27                      |             | G1V <sub>DD</sub> |       |



#### rın assignments

Table 1. Pinout list by bus (continued)

| Signal  | Signal description                          | Package<br>pin<br>number | Pin<br>type | Power supply      | Notes |
|---------|---------------------------------------------|--------------------------|-------------|-------------------|-------|
| G1VDD06 | DDR supply for port 1 -<br>Switchable       | L21                      |             | G1V <sub>DD</sub> |       |
| G1VDD07 | DDR supply for port 1 -<br>Switchable       | M21                      |             | G1V <sub>DD</sub> |       |
| G1VDD08 | DDR supply for port 1 -<br>Switchable       | M27                      |             | G1V <sub>DD</sub> |       |
| G1VDD09 | DDR supply for port 1 - Switchable          | N21                      |             | G1V <sub>DD</sub> |       |
| G1VDD10 | DDR supply for port 1 - Switchable          | P21                      |             | G1V <sub>DD</sub> |       |
| G1VDD11 | DDR supply for port 1 - Switchable          | P27                      |             | G1V <sub>DD</sub> |       |
| G1VDD12 | DDR supply for port 1 - Switchable          | R21                      |             | G1V <sub>DD</sub> |       |
| G1VDD13 | DDR supply for port 1 - Switchable          | T21                      |             | G1V <sub>DD</sub> |       |
| G1VDD14 | DDR supply for port 1 - Switchable          | U21                      |             | G1V <sub>DD</sub> |       |
| G1VDD15 | DDR supply for port 1 - Switchable          | U27                      |             | G1V <sub>DD</sub> |       |
| G1VDD16 | DDR supply for port 1 - Switchable          | W27                      |             | G1V <sub>DD</sub> |       |
| G1VDD17 | DDR supply for port 1 - Switchable          | AA27                     |             | G1V <sub>DD</sub> |       |
| G1VDD18 | DDR supply for port 1 - Switchable          | AD27                     |             | G1V <sub>DD</sub> |       |
| G1VDD19 | DDR supply for port 1 - Switchable          | AF27                     |             | G1V <sub>DD</sub> |       |
| S1VDD1  | SerDes 1 core logic supply -<br>Switchable  | W15                      |             | S1V <sub>DD</sub> |       |
| S1VDD2  | SerDes 1 core logic supply - Switchable     | W16                      |             | S1V <sub>DD</sub> |       |
| S1VDD3  | SerDes 1 core logic supply - Switchable     | W17                      |             | S1V <sub>DD</sub> |       |
| S1VDD4  | SerDes 1 core logic supply -<br>Switchable  | W18                      |             | S1V <sub>DD</sub> |       |
| S1VDD5  | SerDes 1 core logic supply -<br>Switchable  | W19                      |             | S1V <sub>DD</sub> |       |
| S1VDD6  | SerDes 1 core logic supply -<br>Switchable  | W20                      |             | S1V <sub>DD</sub> |       |
| S1VDD7  | SerDes 1 core logic supply -<br>Switchable  | Y13                      |             | S1V <sub>DD</sub> |       |
| X1VDD1  | SerDes 1 transceiver supply -<br>Switchable | AC9                      |             | X1V <sub>DD</sub> |       |



Table 1. Pinout list by bus (continued)

| Signal Signal description |                                             | Package<br>pin<br>number | Pin<br>type | Power supply       | Notes |
|---------------------------|---------------------------------------------|--------------------------|-------------|--------------------|-------|
| X1VDD2                    | SerDes 1 transceiver supply -<br>Switchable | AC12                     |             | X1V <sub>DD</sub>  |       |
| X1VDD3                    | SerDes 1 transceiver supply -<br>Switchable | AC15                     |             | X1V <sub>DD</sub>  |       |
| X1VDD4                    | SerDes 1 transceiver supply -<br>Switchable | AC18                     |             | X1V <sub>DD</sub>  |       |
| X1VDD5                    | SerDes 1 transceiver supply -<br>Switchable | AC21                     |             | X1V <sub>DD</sub>  |       |
| PROG_SFP                  | SFP Fuse Programming supply                 | F12                      |             | PROG_SFP           |       |
| PROG_MTR                  | Reserved for Internal Use Only              | F11                      |             | PROG_MTR           | 15    |
| FA_VL                     | Reserved for Internal Use Only              | G18                      |             | FA_VL              | 15    |
| TH_VDD                    | Thermal Monitor Unit supply<br>Switchable   | G9                       |             | TH_V <sub>DD</sub> |       |
| VDD01                     | Supply for cores and platform - Switchable  | K15                      |             | $V_{DD}$           |       |
| VDD02                     | Supply for cores and platform - Switchable  | K17                      |             | $V_{DD}$           |       |
| VDD03                     | Supply for cores and platform - Switchable  | K19                      |             | $V_{DD}$           |       |
| VDD04                     | Supply for cores and platform - Switchable  | L12                      |             | $V_{DD}$           |       |
| VDD05                     | Supply for cores and platform - Switchable  | L14                      |             | $V_{DD}$           |       |
| VDD06                     | Supply for cores and platform - Switchable  | L16                      |             | $V_{DD}$           |       |
| VDD07                     | Supply for cores and platform - Switchable  | L18                      |             | $V_{DD}$           |       |
| VDD08                     | Supply for cores and platform - Switchable  | L20                      |             | $V_{DD}$           |       |
| VDD09                     | Supply for cores and platform - Switchable  | M13                      |             | $V_{DD}$           |       |
| VDD10                     | Supply for cores and platform - Switchable  | M15                      |             | $V_{DD}$           |       |
| VDD11                     | Supply for cores and platform - Switchable  | M17                      |             | $V_{DD}$           |       |
| VDD12                     | Supply for cores and platform - Switchable  | M19                      |             | $V_{DD}$           |       |
| VDD13                     | Supply for cores and platform - Switchable  | N12                      |             | $V_{DD}$           |       |
| VDD14                     | Supply for cores and platform - Switchable  | N14                      |             | $V_{DD}$           |       |
| VDD15                     | Supply for cores and platform - Switchable  | N16                      |             | $V_{DD}$           |       |



#### rın assignments

Table 1. Pinout list by bus (continued)

| Signal | Signal description                         | Package<br>pin<br>number | Pin<br>type | Power supply    | Notes |
|--------|--------------------------------------------|--------------------------|-------------|-----------------|-------|
| VDD16  | Supply for cores and platform - Switchable | N18                      |             | $V_{DD}$        |       |
| VDD17  | Supply for cores and platform - Switchable | N20                      |             | V <sub>DD</sub> |       |
| VDD18  | Supply for cores and platform - Switchable | P11                      |             | $V_{DD}$        |       |
| VDD19  | Supply for cores and platform - Switchable | P13                      |             | $V_{DD}$        |       |
| VDD20  | Supply for cores and platform - Switchable | P15                      |             | V <sub>DD</sub> |       |
| VDD21  | Supply for cores and platform - Switchable | P17                      |             | V <sub>DD</sub> |       |
| VDD22  | Supply for cores and platform - Switchable | P19                      |             | V <sub>DD</sub> |       |
| VDD23  | Supply for cores and platform - Switchable | R12                      |             | V <sub>DD</sub> |       |
| VDD24  | Supply for cores and platform - Switchable | R14                      |             | V <sub>DD</sub> |       |
| VDD25  | Supply for cores and platform - Switchable | R16                      |             | V <sub>DD</sub> |       |
| VDD26  | Supply for cores and platform - Switchable | R18                      |             | $V_{DD}$        |       |
| VDD27  | Supply for cores and platform - Switchable | R20                      |             | $V_{DD}$        |       |
| VDD28  | Supply for cores and platform - Switchable | T13                      |             | V <sub>DD</sub> |       |
| VDD29  | Supply for cores and platform - Switchable | T15                      |             | V <sub>DD</sub> |       |
| VDD30  | Supply for cores and platform - Switchable | T17                      |             | $V_{DD}$        |       |
| VDD31  | Supply for cores and platform - Switchable | T19                      |             | V <sub>DD</sub> |       |
| VDD32  | Supply for cores and platform - Switchable | U14                      |             | $V_{DD}$        |       |
| VDD33  | Supply for cores and platform - Switchable | U16                      |             | V <sub>DD</sub> |       |
| VDD34  | Supply for cores and platform - Switchable | U18                      |             | V <sub>DD</sub> |       |
| VDD35  | Supply for cores and platform - Switchable | U20                      |             | $V_{DD}$        |       |
| VDD36  | Supply for cores and platform - Switchable | V13                      |             | $V_{DD}$        |       |
| VDD37  | Supply for cores and platform - Switchable | V15                      |             | $V_{DD}$        |       |



Table 1. Pinout list by bus (continued)

| Signal        | Signal description                                                            | Package<br>pin<br>number | Pin<br>type | Power supply         | Notes |
|---------------|-------------------------------------------------------------------------------|--------------------------|-------------|----------------------|-------|
| VDD38         | Supply for cores and platform - Switchable                                    | V17                      |             | $V_{DD}$             |       |
| VDD39         | Supply for cores and platform - Switchable                                    | V19                      |             | $V_{DD}$             |       |
| VDD40         | Supply for cores and platform - Switchable                                    | W14                      |             | $V_{DD}$             |       |
| VDDC01        | Always ON supply                                                              | K11                      |             | V <sub>DDC</sub>     |       |
| VDDC02        | Always ON supply                                                              | K13                      |             | $V_{DDC}$            |       |
| VDDC03        | Always ON supply                                                              | L10                      |             | $V_{DDC}$            |       |
| VDDC04        | Always ON supply                                                              | M11                      |             | V <sub>DDC</sub>     |       |
| VDDC05        | Always ON supply                                                              | N10                      |             | $V_{DDC}$            |       |
| VDDC06        | Always ON supply                                                              | R10                      |             | $V_{DDC}$            |       |
| VDDC07        | Always ON supply                                                              | T11                      |             | V <sub>DDC</sub>     |       |
| VDDC08        | Always ON supply                                                              | U10                      |             | $V_{DDC}$            |       |
| VDDC09        | Always ON supply                                                              | U12                      |             | $V_{DDC}$            |       |
| VDDC10        | Always ON supply                                                              | V11                      |             | $V_{DDC}$            |       |
| VDDC11        | Always ON supply                                                              | W10                      |             | $V_{DDC}$            |       |
| VDDC12        | Always ON supply                                                              | W12                      |             | $V_{DDC}$            |       |
| AVDD_CGA1     | e5500 Cluster Group A PLL1 supply (SDHC /Cores fed through this) - Switchable | G11                      |             | AVDD_CGA1            |       |
| AVDD_CGA2     | e5500 Cluster Group A PLL2 supply (Cores are fed through this) - Switchable   | G12                      |             | AVDD_CGA2            |       |
| AVDD_PLAT     | Platform PLL supply - Always<br>ON                                            | G10                      |             | AVDD_PLAT            |       |
| AVDD_D1       | DDR1 PLL supply - Switchable                                                  | E20                      |             | AVDD_D1              |       |
| AVDD_SD1_PLL1 | SerDes1 PLL 1 supply -<br>Switchable                                          | AB16                     |             | AVDD_SD1_PLL1        |       |
| AVDD_SD1_PLL2 | SerDes1 PLL 2 supply -<br>Switchable                                          | AB20                     |             | AVDD_SD1_PLL2        |       |
| SENSEVDD      | Vdd Sense pin - Switchable                                                    | G19                      |             | SENSEVDD             |       |
| SENSEVDDC     | Vddc Sense pin - Always ON                                                    | AB9                      |             | SENSEVDDC            |       |
| USB_HVDD1     | USB PHY Transceiver 3.3V<br>Supply - "Optionally Switchable<br>or Always ON"  | J8                       |             | USB_HV <sub>DD</sub> |       |
| USB_HVDD2     | USB PHY Transceiver 3.3V<br>Supply - "Optionally Switchable<br>or Always ON"  | K8                       |             | USB_HV <sub>DD</sub> |       |
| USB_OVDD1     | USB PHY Transceiver 1.8V<br>Supply - "Optionally Switchable<br>or Always ON"  | J9                       |             | USB_OV <sub>DD</sub> |       |



#### rın assignments

Table 1. Pinout list by bus (continued)

| Signal    | Signal description                                                           | Package<br>pin<br>number | Pin<br>type | Power supply         | Notes |
|-----------|------------------------------------------------------------------------------|--------------------------|-------------|----------------------|-------|
| USB_OVDD2 | USB PHY Transceiver 1.8V<br>Supply - "Optionally Switchable<br>or Always ON" | J10                      |             | USB_OV <sub>DD</sub> |       |
| USB_SVDD1 | USB PHY Analog 1.0V Supply - "Optionally Switchable or Always ON"            | K9                       |             | USB_SV <sub>DD</sub> |       |
| USB_SVDD2 | USB PHY Analog 1.0V Supply - "Optionally Switchable or Always ON"            | K10                      |             | USB_SV <sub>DD</sub> |       |
|           | No Connection                                                                | n Pins                   | 1           |                      |       |
| NC01      | No Connection                                                                | G17                      |             |                      |       |
| NC02      | No Connection                                                                | L6                       |             |                      |       |
| NC03      | No Connection                                                                | M6                       |             |                      |       |
| NC04      | No Connection                                                                | M9                       |             |                      |       |
| NC05      | No Connection                                                                | N6                       |             |                      |       |
| NC06      | No Connection                                                                | P6                       |             |                      |       |
| NC07      | No Connection                                                                | P9                       |             |                      |       |
| NC08      | No Connection                                                                | R6                       |             |                      |       |
| NC09      | No Connection                                                                | T6                       |             |                      |       |
| NC10      | No Connection                                                                | Т9                       |             |                      |       |
| NC11      | No Connection                                                                | U6                       |             |                      |       |
| NC12      | No Connection                                                                | V6                       |             |                      |       |
| NC13      | No Connection                                                                | V9                       |             |                      |       |
| NC14      | No Connection                                                                | W6                       |             |                      |       |
| NC15      | No Connection                                                                | Y6                       |             |                      |       |
| NC16      | No Connection                                                                | Y8                       |             |                      |       |
| NC17      | No Connection                                                                | Y9                       |             |                      |       |
| NC18      | No Connection                                                                | Y11                      |             |                      |       |
| NC19      | No Connection                                                                | AA6                      |             |                      |       |
| NC20      | No Connection                                                                | AA7                      |             |                      |       |
| NC21      | No Connection                                                                | AA8                      |             |                      |       |
| NC22      | No Connection                                                                | AA9                      |             |                      |       |
| NC23      | No Connection                                                                | AA10                     |             |                      |       |
| NC24      | No Connection                                                                | AB8                      |             |                      |       |
| NC25      | No Connection                                                                | AB11                     |             |                      |       |
| NC26      | No Connection                                                                | AB12                     |             |                      |       |
| NC_DET    | No Connection                                                                | AG28                     |             |                      |       |
| NC_1040   | No Connection                                                                | AH27                     |             |                      |       |



- 1. Functionally, this pin is an output or an input, but structurally it is an I/O because it either sample configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin is therefore be described as an I/O for boundary scan.
- 2. During reset this output signal is actively driven rather than being tri-stated.
- 3. MDIC[0] is grounded through a  $162\Omega$  precision 1% resistor and MDIC[1] is connected to GV1<sub>DD</sub> through a  $162\Omega$  precision 1% resistor. For either full or half driver strength calibration of DDR IOs, use the same MDIC resistor value of  $162\Omega$ . Memory controller register setting can be used to determine automatic calibration is done to full or half drive strength. These pins are used for automatic calibration of the DDR3L/DDR4 IOs. The MDIC[0:1] pins must be connected to  $162\Omega$  precision 1% resistors.
- 4. This pin is a reset configuration pin. It has a weak ( $\sim 20 \text{ k}\Omega$ ) internal pull-up P-FET that is enabled only when the processor is in its reset state. This pull-up is designed such that it can be overpowered by an external 4.7 k $\Omega$  resistor. However, if the signal is intended to be high after reset, and if there is any device on the net that might pull down the value of the net at reset, a pull-up or active driver is needed.
- 5. Pin must **NOT** be pulled down during power-on reset. This pin may be pulled up, driven high, or if there are any externally connected devices, left in tristate. If this pin is connected to a device that pulls down during reset, an external pull-up is required to drive this pin to a safe state during reset.
- 6. Recommend that a weak pull-up resistor (2-10 k $\Omega$ ) be placed on this pin to the respective power supply.
- 7. This pin is an open-drain signal.
- 8. Recommend that a weak pull-up resistor (1  $k\Omega$ ) be placed on this pin to the respective power supply.
- 9. This pin has a weak ( $\sim$ 20 k $\Omega$ ) internal pull-up P-FET that is always enabled.
- 10. These are test signals for factory use only and must be pulled up ( $100\Omega$  to  $1-k\Omega$ ) to the respective power supply for normal operation.
- 11. This pin requires a  $200\Omega$  pull-up to respective power-supply.
- 12. Do not connect. These pins should be left floating.
- 14. This pin requires an external 1-k $\Omega$  pull-down resistor to prevent PHY from seeing a valid Transmit Enable before it is actively driven.
- 15. These pins must be pulled to ground (GND).
- 16. This pin requires a  $698\Omega$  pull-up to respective power-supply.



- 17. This pin should be connected to ground through 2-10k $\Omega$  resistor when not used.
- 18. This pin should be connected to ground through 2-10k $\Omega$  resistor when SYSCLK input is used as system clock.
- 19. This pin should be tied to ground if the diode is not utilized for temperature monitoring.
- 20. This pin should be connected to GND through a  $10k\Omega \pm 1\%$  resistor with a low temperature coefficient of  $\leq 25$ ppm/°C for bias generation
- 21. This pin has a weak ( $\sim$ 20 k $\Omega$ ) internal pull-up P-FET that is enabled only when the processor is in its reset state. This pin should have an optional pull down resistor on board. This is required to support DIFF\_SYSCLK/DIFF\_SYSCLK\_B
- 22. This pin should not be sampled until PORESET\_B gets deasserted.
- 23. This pin must be pulled to O1VDD through a 100-ohm to 1k-ohm resistor for a 4 core T1040 and tied to ground for a 2 core T1020 device.
- 24. External "CLK12" pin is connected internally to both CLK12 and CLK8 pins of QE.
- 25. The alternate signal in DDR4 configuration is mentioned in T1040 Reference Manual.
- 26. PORESET\_B should be asserted zero during the JTAG Boundary scan operation, and is required to be controllable on board.
- 27. This pin requires a pull-up to the respective power supply so as to meet the timing requirements in Table 21.

## Warning

See "Connection Recommendations" for additional details on properly connecting these pins for specific applications.

# 3 Electrical characteristics

This section provides the AC and DC electrical specifications for the chip. The chip is currently targeted to these specifications, some of which are independent of the I/O cell but are included for a more complete reference. These are not purely I/O buffer design specifications.



## 3.1 Overall DC electrical characteristics

This section describes the ratings, conditions, and other characteristics.

# 3.1.1 Absolute maximum ratings

This table provides the absolute maximum ratings.

Table 2. Absolute maximum ratings<sup>1</sup>

|                                                                                                            | Characteristic                                             | Symbol                 | Max Value    | Unit | Notes |
|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------------------|--------------|------|-------|
| Core and platform                                                                                          | supply voltage                                             | $V_{DD}$               | -0.3 to 1.1  | V    | 9     |
| Always ON supply                                                                                           | voltage                                                    | V <sub>DDC</sub>       | -0.3 to 1.1  | V    | -     |
| PLL supply voltag                                                                                          | e (core PLL/eSDHC, platform, DDR)                          | AV <sub>DD</sub> _CGA1 | -0.3 to 1.98 | V    | 10    |
|                                                                                                            |                                                            | AV <sub>DD</sub> _CGA2 |              |      |       |
|                                                                                                            |                                                            | AV <sub>DD</sub> _PLAT |              |      |       |
|                                                                                                            |                                                            | AV <sub>DD</sub> _D1   |              |      |       |
| PLL supply voltag                                                                                          | e (SerDes, filtered from X1V <sub>DD</sub> )               | AVDD_SD1_PLL1          | -0.3 to 1.48 | V    | -     |
|                                                                                                            |                                                            | AVDD_SD1_PLL2          |              |      |       |
| SFP fuse program                                                                                           | nming                                                      | PROG_SFP               | -0.3 to 1.98 | V    | -     |
| Thermal monitor u                                                                                          | ınit supply                                                | TH_V <sub>DD</sub>     | -0.3 to 1.98 | V    | -     |
| MPIC, GPIO, system control and power management, clocking, debug, IFC, DDRCLK supply, and JTAG I/O voltage |                                                            | OV <sub>DD</sub>       | -0.3 to 1.98 | V    | -     |
|                                                                                                            |                                                            | O1V <sub>DD</sub>      |              |      |       |
| DUART, I <sup>2</sup> C, DMA, TDM, QE, MPIC, DIU                                                           |                                                            | $DV_DD$                | -0.3 to 2.75 | V    | -     |
|                                                                                                            |                                                            |                        | -0.3 to 1.98 |      |       |
|                                                                                                            |                                                            |                        | -0.3 to 3.63 |      |       |
| eSPI, SDHC_WP,                                                                                             | SDHC_CD, SDHC_DAT[4:7]                                     | CV <sub>DD</sub>       | -0.3 to 1.98 | V    | -     |
|                                                                                                            |                                                            |                        | -0.3 to 3.63 |      |       |
| eSDHC                                                                                                      |                                                            | EV <sub>DD</sub>       | -0.3 to 1.98 | V    | -     |
|                                                                                                            |                                                            |                        | -0.3 to 3.63 |      |       |
| DDR4 and                                                                                                   | DDR4                                                       | G1V <sub>DD</sub>      | -0.3 to 1.32 | V    | -     |
| DDR3L DRAM<br>I/O voltage                                                                                  | DDR3L                                                      |                        | -0.3 to 1.48 |      |       |
| Main power supply supply for SerDes                                                                        | y for internal circuitry of SerDes and pad power receivers | S1V <sub>DD</sub>      | -0.3 to 1.1  | V    | -     |
| Pad power supply                                                                                           | for SerDes transmitter                                     | X1V <sub>DD</sub>      | -0.3 to 1.48 | V    | -     |
| Ethernet interface                                                                                         | 2, 1588, GPIO                                              | LV <sub>DD</sub>       | -0.3 to 1.98 | V    | -     |
|                                                                                                            |                                                            |                        | -0.3 to 2.75 |      |       |
|                                                                                                            |                                                            |                        | -0.3 to 3.63 |      |       |
|                                                                                                            | 1, Ethernet management interface 1 (EMI1),                 | L1V <sub>DD</sub>      | -0.3 to 1.98 | V    | -     |
| GPIO                                                                                                       |                                                            |                        | -0.3 to 2.75 |      |       |
|                                                                                                            |                                                            |                        | -0.3 to 3.63 |      |       |



#### Table 2. Absolute maximum ratings<sup>1</sup> (continued)

|                | Characteristic                                                                                             | Symbol                                | Max Value                               | Unit | Notes |
|----------------|------------------------------------------------------------------------------------------------------------|---------------------------------------|-----------------------------------------|------|-------|
| USB PHY Trans  | sceiver supply voltage                                                                                     | USB_HV <sub>DD</sub>                  | -0.3 to 3.63                            | V    | -     |
|                |                                                                                                            | USB_OV <sub>DD</sub>                  | -0.3 to 1.98                            | ٧    | -     |
| USB PHY Analo  | og supply voltage                                                                                          | USB_SV <sub>DD</sub>                  | -0.3 to 1.1                             | V    | -     |
| Input voltage  | DDR4 and DDR3L DRAM signals                                                                                | MV <sub>IN</sub>                      | -0.3 to (G1V <sub>DD</sub> + 0.3)       | V    | 2     |
|                | DDR4 and DDR3L DRAM reference                                                                              | D1_MV <sub>REF</sub>                  | -0.3 to (G1V <sub>DD</sub> /2+<br>0.3)  | V    | 5     |
|                | Ethernet signals                                                                                           | LV <sub>IN</sub><br>LV1 <sub>IN</sub> | -0.3 to (LnV <sub>DD</sub> + 0.3)       | V    | 4, 5  |
|                | MPIC, GPIO, system control and power management, clocking, debug, IFC, DDRCLK supply, and JTAG I/O voltage | OV <sub>IN</sub><br>O1V <sub>IN</sub> | -0.3 to (OnV <sub>DD</sub> + 0.3)       | V    | 3, 5  |
|                | eSDHC signals                                                                                              | EV <sub>IN</sub>                      | -0.3 to (EV <sub>DD</sub> + 0.3)        | V    | 7, 5  |
|                | eSPI signals                                                                                               | CV <sub>IN</sub>                      | -0.3 to (CV <sub>DD</sub> + 0.3)        | V    | 8, 5  |
|                | DUART, I <sup>2</sup> C, DMA, TDM, QE, MPIC, DIU                                                           | DV <sub>IN</sub>                      | -0.3 to (DV <sub>DD</sub> + 0.3)        | V    | 5, 6  |
|                | SerDes signals                                                                                             | S1V <sub>IN</sub>                     | -0.4 to (S1V <sub>DD</sub> + 0.3)       | V    | 5     |
|                | USB PHY Transceiver signals                                                                                | USB_HV <sub>IN</sub>                  | -0.3 to (USB_HV <sub>DD</sub><br>+ 0.3) | V    | 5     |
|                |                                                                                                            | USB_OV <sub>IN</sub>                  | -0.3 to (USB_OV <sub>DD</sub><br>+ 0.3) | V    | 5     |
| Storage temper | ature range                                                                                                | T <sub>STG</sub>                      | -55 to 150                              | °C   | -     |

#### Notes:

- 1. Functional operating conditions are given in Table 3. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.
- 2. **Caution:**  $MV_{IN}$  must not exceed  $G1V_{DD}$  by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 3. **Caution:**  $OV_{IN}$  must not exceed  $OV_{DD}$  by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 4. **Caution:**  $LV_{IN}$  must not exceed  $LV_{DD}$  by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 5.  $(S,G,L,O,D,E,C)V_{IN}$ , USBn\_ $V_{IN}$ \_3P3, USBn\_ $V_{IN}$ \_1P8 and Dn\_MV<sub>REF</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 8.
- 6. **Caution:**  $DV_{IN}$  must not exceed  $DV_{DD}$  by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 7. **Caution:**  $EV_{IN}$  must not exceed  $EV_{DD}$  by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 8. **Caution:**  $CV_{IN}$  must not exceed  $CV_{DD}$  by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 9. Supply voltage specified at the voltage sense pin. Voltage input pins should be regulated to provide specified voltage at the sense pin.
- 10. AVDD\_PLAT, AVDD\_CGA1, AVDD\_CGA2 and AVDD\_D1 are measured at the input to the filter (as shown in AN4825) and not at the pin of the device.



# 3.1.2 Recommended operating conditions

This table provides the recommended operating conditions for this chip.

#### **NOTE**

The values shown are the recommended operating conditions and proper device operation outside these conditions is not guaranteed.

Table 3. Recommended operating conditions

| Characte                                                  | eristic            | Symbol                     | Recommended Value   | Unit | Status<br>in Deep<br>Sleep <sup>7</sup> | Notes   |
|-----------------------------------------------------------|--------------------|----------------------------|---------------------|------|-----------------------------------------|---------|
| Core and platform supply                                  | / voltage          | $V_{DD}$                   | 1.0 ± 30 mV         | ٧    | OFF                                     | 3, 4, 5 |
| Always ON Core and Pla                                    | tform supply       | $V_{DDC}$                  | 1.0 ± 30 mV         | ٧    | ON                                      | 3, 4, 5 |
| PLL supply voltage (core                                  | PLL/eSDHC,         | AV <sub>DD</sub> _CGA1     | 1.8 V ± 90 mV       | ٧    | OFF                                     | -       |
| platform, DDR)                                            |                    | AV <sub>DD</sub> _CGA2     |                     |      | OFF                                     |         |
|                                                           |                    | AV <sub>DD</sub> _PLAT     |                     |      | ON                                      |         |
|                                                           |                    | AV <sub>DD</sub> _D1       |                     |      | OFF                                     |         |
| PLL supply voltage (Ser                                   | Des, filtered from | AV <sub>DD</sub> _SD1_PLL1 | 1.35 V ± 67 mV      | ٧    | OFF                                     | -       |
| X1V <sub>DD</sub> )                                       |                    | AV <sub>DD</sub> _SD1_PLL2 |                     |      |                                         |         |
| SFP fuse programming                                      |                    | PROG_SFP                   | 1.8 V ± 90 mV       | ٧    | ON                                      | 2       |
| Thermal monitor unit supply                               |                    | TH_V <sub>DD</sub>         | 1.8 V ± 90 mV       | ٧    | OFF                                     | -       |
| IFC, GPIO, Trust, DDRCLK supply, RTC and JTAG I/O voltage |                    | $OV_{DD}$                  | 1.8 V ± 90 mV       | V    | OFF                                     | -       |
| MPIC, GPIO, system control, debug and SYSCLK supply       |                    | O1V <sub>DD</sub>          | 1.8 V ± 90 mV       | V    | ON                                      | -       |
| DUART, I <sup>2</sup> C, DMA, MPIC                        | C, QE, TDM, DIU    | $DV_DD$                    | 2.5 V ± 125 mV      | ٧    | OFF                                     | -       |
|                                                           |                    |                            | 1.8 V ± 90 mV       |      |                                         |         |
|                                                           |                    |                            | 3.3 V ± 165 mV      |      |                                         |         |
| eSPI, SDHC_WP, SDHC                                       | C_CD,              | CV <sub>DD</sub>           | 3.3 V ± 165mV       | ٧    | OFF                                     | -       |
| SDHC_DAT[4:7]                                             |                    |                            | 1.8 V ± 90mV        |      |                                         |         |
| eSDHC                                                     |                    | EV <sub>DD</sub>           | 3.3 V ±165 mV       | ٧    | OFF                                     | -       |
|                                                           |                    |                            | 1.8 V ± 90 mV       |      |                                         |         |
| DDR DRAM I/O D                                            | DR4                | G1V <sub>DD</sub>          | 1.2V ± 60 mV        | ٧    | OFF                                     | -       |
| voltage                                                   | DR3L               |                            | 1.35 V ± 67 mV      |      |                                         |         |
| Main power supply for in                                  |                    | S1V <sub>DD</sub>          | 1.0 V + 50 mV       | V    | OFF                                     | -       |
| SerDes and pad power supply for SerDes receivers          |                    |                            | 1.0 V - 30 mV       |      |                                         |         |
| Pad power supply for SerDes transmitters                  |                    | X1V <sub>DD</sub>          | 1.35 V ± 67 mV V OF |      | OFF                                     | -       |
| Ethernet interface 2, 158                                 | 8, GPIO            | LV <sub>DD</sub>           | 1.8 V ± 90 mV       | ٧    | OFF                                     | 1       |
|                                                           |                    |                            | 2.5 V ± 125 mV      |      |                                         |         |



## Table 3. Recommended operating conditions (continued)

| Characteristic        |                                                                                                            | Symbol                                | Recommended Value                         | Unit | Status<br>in Deep<br>Sleep <sup>7</sup> | Notes |
|-----------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------------------|------|-----------------------------------------|-------|
|                       |                                                                                                            |                                       | 3.3 V ± 165 mV                            |      |                                         |       |
|                       | Ethernet management                                                                                        | L1V <sub>DD</sub>                     | 1.8 V ± 90 mV                             | ٧    | ON                                      | 1     |
| interface 1 (EMI1), G | PIO                                                                                                        |                                       | 2.5 V ± 125 mV                            |      |                                         |       |
|                       |                                                                                                            |                                       | 3.3 V ± 165 mV                            |      |                                         |       |
| USB PHY Transceive    | er supply voltage                                                                                          | USB_HV <sub>DD</sub>                  | 3.3 V ± 165 mV                            | V    | Optionall<br>y OFF                      | -     |
|                       |                                                                                                            | USB_OV <sub>DD</sub>                  | 1.8 V ± 90 mV                             | V    | Optionall<br>y OFF                      | -     |
| USB PHY Analog sup    | oply voltage                                                                                               | USB_SV <sub>DD</sub>                  | 1.0 ± 50mV                                | V    | Optionall<br>y OFF                      | 3     |
| Input voltage         | DDR4 and DDR3L<br>DRAM signals                                                                             | MV <sub>IN</sub>                      | GND to G1V <sub>DD</sub>                  | V    | -                                       | -     |
|                       | DDR4 and DDR3L<br>DRAM reference                                                                           | D1_MV <sub>REF</sub>                  | G1V <sub>DD</sub> /2 ± 1%                 | V    | -                                       | -     |
|                       | Ethernet interface,<br>EMI1, 1588, GPIO                                                                    | LV <sub>IN</sub>                      | GND to LV <sub>DD</sub>                   | ٧    | -                                       | -     |
|                       |                                                                                                            | L1V <sub>IN</sub>                     | GND to L1V <sub>DD</sub>                  |      |                                         |       |
|                       | MPIC, GPIO, system control and power management, clocking, debug, IFC, DDRCLK supply, and JTAG I/O voltage | OV <sub>IN</sub><br>O1V <sub>IN</sub> | GND to OnV <sub>DD</sub>                  | V    | -                                       | -     |
|                       | DUART, I <sup>2</sup> C, DMA,<br>TDM, QE, MPIC, DIU                                                        | DV <sub>IN</sub>                      | GND to DV <sub>DD</sub>                   | V    | -                                       | -     |
|                       | eSDHC, eSPI                                                                                                | CV <sub>IN</sub> , EV <sub>IN</sub>   | GND to CV <sub>DD</sub> /EV <sub>DD</sub> | ٧    | -                                       | -     |
|                       | SerDes signals                                                                                             | SV <sub>IN</sub>                      | GND to S1V <sub>DD</sub>                  | V    | -                                       | -     |
|                       | USB PHY                                                                                                    | USB_HV <sub>IN</sub>                  | GND to USB_HV <sub>DD</sub>               | V    | -                                       | -     |
|                       | Transceiver signals                                                                                        | USB_OV <sub>IN</sub>                  | GND to USB_OV <sub>DD</sub>               | V    | -                                       | -     |
| Operating             | Normal operation                                                                                           | T <sub>A</sub> ,                      | $T_A = 0$ (min) to                        | °C   | -                                       | -     |
| temperature range     |                                                                                                            | T <sub>J</sub>                        | $T_{J} = 105(max)$                        |      |                                         |       |
|                       | Extended                                                                                                   | T <sub>A</sub> ,                      | $T_A = -40$ (min) to                      | °C   | -                                       | -     |
|                       | Temperature                                                                                                | T <sub>J</sub>                        | $T_{J} = 105(max)$                        |      |                                         |       |
|                       | Secure boot fuse                                                                                           | T <sub>A</sub> ,                      | $T_A = 0$ (min) to                        | °C   | -                                       | 2     |
|                       | programming                                                                                                | T <sub>J</sub>                        | $T_J = 70 \text{ (max)}$                  |      |                                         |       |

<sup>1.</sup> Selecting RGMII limits  $L1V_{DD}$  and  $LV_{DD} = 1.8 \text{ V}$  or 2.5 V.  $L1V_{DD}$  and  $LV_{DD}$  should be configured at same voltage.

<sup>2.</sup> PROG\_SFP must be supplied 1.8 V and the chip must operate in the specified fuse programming temperature range only during secure boot fuse programming. For all other operating conditions, PROG\_SFP must be tied to GND, subject to the power sequencing constraints shown in Power sequencing.

<sup>3.</sup> Refer to Core and platform supply voltage filtering for additional information.

<sup>4.</sup> Supply voltage specified at the voltage sense pin. Voltage input pins should be regulated to provide specified voltage at the sense pin.

<sup>5.</sup> Operation at 1.1V is allowable for up to 25ms at initial power on.



Table 3. Recommended operating conditions

| ſ | Characteristic | Symbol | Recommended Value | Unit | Status             | Notes |
|---|----------------|--------|-------------------|------|--------------------|-------|
| ١ |                |        |                   |      | in Deep            |       |
| ١ |                |        |                   |      | Sleep <sup>7</sup> |       |

<sup>7.</sup> The Power supplies designated as OFF in this column should be switched OFF during Deep Sleep and those designated as ON should not be switched OFF. There are few power supplies which can be optionally switched OFF, for more details refer T1040 QorlQ Integrated Multicore Communications Processor Reference Manual.

### Warning

When the device is in Deep Sleep mode, all external voltage supplies applied to any I/O pins, with the exception of wake-up pins, must be turned off. Applying external voltage to any I/O pins, except the wake up pins, while the device is in Deep Sleep mode may cause permanent damage to the device.

This figure shows the undershoot and overshoot voltages at the interfaces of the chip.



tCLOCK refers to the clock period associated with the respective interface:

For I<sup>2</sup>C OV<sub>DD</sub>, t<sub>CLOCK</sub> references SYSCLK. For DDR GV<sub>DD</sub>, t<sub>CLOCK</sub> references Dn\_MCLK. For eSPI OV<sub>DD</sub>, t<sub>CLOCK</sub> references SPI\_CLK. For JTAG OV<sub>DD</sub>, t<sub>CLOCK</sub> references TCK.

For SerDes SVDD, tCLOCK references SD\_REF\_CLK. For Ethernet LVDD, tCLOCK references ECn\_GTX\_CLK125.

Figure 8. Overshoot/Undershoot voltage for  $G1V_{DD}/L1V_{DD}/OV_{DD}/SV_{DD}/DV_{DD}/CV_{DD}/LV_{DD}/EV_{DD}$ 

QorIQ T1040, T1020 Data Sheet, Rev. 2, 06/2015



See Table 3 for actual recommended core voltage. Voltage to the processor interface I/Os are provided through separate sets of supply pins and must be provided at the voltages shown in Table 3. The input voltage threshold scales with respect to the associated I/O supply voltage. DV<sub>DD</sub>, OV<sub>DD</sub> and LV<sub>DD</sub> based receivers are simple CMOS I/O circuits and satisfy appropriate LVCMOS type specifications. The DDR SDRAM interface uses differential receivers referenced by the externally supplied Dn\_MV<sub>REF</sub> signal (nominally set to G1V<sub>DD</sub>/2) as is appropriate for the SSTL\_1.35/SSTL\_1.2 electrical signaling standard. The DDR MDQS receivers cannot be operated in single-ended fashion. The complement signal must be properly driven and cannot be grounded.

## 3.1.3 Output driver characteristics

This chip provides information on the characteristics of the output driver strengths.

#### **NOTE**

These values are preliminary estimates.

Table 4. Output drive capability

| Driver type                                                                                               | 0                    | utput impedance        | (Ω)                  | Supply Voltage                               | Notes |  |
|-----------------------------------------------------------------------------------------------------------|----------------------|------------------------|----------------------|----------------------------------------------|-------|--|
|                                                                                                           | Minimum <sup>2</sup> | Typical                | Maximum <sup>3</sup> | 1                                            |       |  |
| DDR4 signal                                                                                               | -                    | 18(full-strength mode) | -                    | G1V <sub>DD</sub> = 1.2 V                    | 1     |  |
|                                                                                                           |                      | 27(half-strength mode) |                      |                                              |       |  |
| DDR3L signal                                                                                              | -                    | 18(full-strength mode) | -                    | $G1V_{DD} = 1.35 V$                          | 1     |  |
|                                                                                                           |                      | 27(half-strength mode) |                      |                                              |       |  |
| Ethernet signals                                                                                          | 45                   | -                      | 90                   | $L1V_{DD} / LV_{DD} = 3.3V$                  | -     |  |
|                                                                                                           | 40                   | -                      | 90                   | L1V <sub>DD</sub> / LV <sub>DD</sub> = 2.5V  |       |  |
|                                                                                                           | 40                   | -                      | 75                   | L1V <sub>DD</sub> / LV <sub>DD</sub> = 1.8VV |       |  |
| MPIC, GPIO, system control and power management, clocking, debug, IFC,DDRCLK supply, and JTAG I/O voltage | 23                   | -                      | 51                   | OV <sub>DD</sub> , O1V <sub>DD</sub> = 1.8 V | -     |  |
| DUART, DMA, MPIC, QE, TDM, I <sup>2</sup> C, DIU                                                          | 45                   | -                      | 90                   | $DV_{DD} = 3.3V$                             | -     |  |
|                                                                                                           | 40                   | -                      | 90                   | DV <sub>DD</sub> = 2.5V                      | 1     |  |
|                                                                                                           | 40                   | -                      | 75                   | DV <sub>DD</sub> = 1.8V                      |       |  |
| eSPI, SDHC_WP, SDHC_CD                                                                                    | 45                   | -                      | 90                   | $CV_{DD} = 3.3V$                             | -     |  |
|                                                                                                           | 40                   | -                      | 75                   | CV <sub>DD</sub> = 1.8V                      |       |  |
| eSDHC                                                                                                     | 45                   | -                      | 90                   | $EV_{DD} = 3.3V$                             | -     |  |



| Table 4. | <b>Output drive</b> | capability | (continued) |
|----------|---------------------|------------|-------------|
|----------|---------------------|------------|-------------|

| Driver type | 0                    | Output impedance (Ω) |                      |                         | Notes |
|-------------|----------------------|----------------------|----------------------|-------------------------|-------|
|             | Minimum <sup>2</sup> | Typical              | Maximum <sup>3</sup> |                         |       |
|             | 40                   | -                    | 75                   | EV <sub>DD</sub> = 1.8V |       |

- 1. The drive strength of the DDR4 or DDR3L interface in half-strength mode is at  $T_i = 105$  °C and at  $G1V_{DD}$  (min).
- 2. Estimated number based on best case processed device.
- 3. Estimated number based on worst case processed device.

# 3.1.4 General AC timing specifications

This table provides AC timing specifications for the sections not covered under the specific interface sections.

Table 5. AC Timing specifications

| Parameter                                                                                                                      | Symbol                         | Min | Max | Unit | Notes |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----|-----|------|-------|--|--|--|
| Input signal rise and fall times                                                                                               | t <sub>R</sub> /t <sub>F</sub> | -   | 5   | ns   | 1     |  |  |  |
| 1. Rise time refers to signal transitions from 10% to 90% of Supply; fall time refers to transitions from 90% to 10% of supply |                                |     |     |      |       |  |  |  |

## 3.2 Power sequencing

The chip requires that its power rails be applied in a specific sequence in order to ensure proper device operation.

Power up sequence when DDR3L is used

- 1.  $O1V_{DD}$ ,  $OV_{DD}$ ,  $DV_{DD}$ ,  $CV_{DD}$ ,  $EV_{DD}$ ,  $L1V_{DD}$ ,  $LV_{DD}$ ,  $TH_{-}V_{DD}$ ,  $USB_{-}HV_{DD}$ ,  $USB_{-}OV_{DD}$ ,  $AV_{DD_{-}}CGA1$ ,  $AV_{DD_{-}}CGA2$ ,  $AV_{DD_{-}}PLAT$ ,  $AV_{DD_{-}}D1$ . Drive PROG SFP = GND
  - a. PORESET\_B should be driven asserted and held during this step.
- 2.  $V_{DDC}$ ,  $V_{DD}$ ,  $USB\_SV_{DD}$ ,  $S1V_{DD}$ 
  - a. When Deep Sleep is not used, it is recommended to source  $V_{DD}$  and  $V_{DDC}$  from same power supply.
  - b. When Deep Sleep is used,  $V_{DDC}$  should ramp up before  $V_{DD}$ . Alternatively  $V_{DD}$  may ramp up together with  $V_{DDC}$  provided that the relative timing between  $V_{DDC}$  and  $V_{DD}$  ramp up conforms to Figure 9
- 3.  $G1V_{DD}$ ,  $X1V_{DD}$ ,  $AV_{DD}$ \_SD1\_PLL1,  $AV_{DD}$ \_SD1\_PLL2
  - a. All supplies in Step 3 may be sourced from same supply

Power up sequence when DDR4 is used



- 1.  $O1V_{DD}$ ,  $OV_{DD}$ ,  $DV_{DD}$ ,  $CV_{DD}$ ,  $EV_{DD}$ ,  $L1V_{DD}$ ,  $LV_{DD}$ ,  $TH_{-}V_{DD}$ ,  $USB_{-}HV_{DD}$ ,  $USB_{-}OV_{DD}$ ,  $AV_{DD_{-}CGA1}$ ,  $AV_{DD_{-}CGA2}$ ,  $AV_{DD_{-}PLAT}$ ,  $AV_{DD_{-}D1}$ ,  $X1V_{DD}$ ,  $AV_{DD_{-}SD1_{-}PLL1}$ ,  $AV_{DD_{-}SD1_{-}PLL2}$ . Drive PROG\_SFP = GND
  - a. PORESET\_B should be driven asserted and held during this step.
- 2.  $V_{DDC}$ ,  $V_{DD}$ ,  $USB\_SV_{DD}$ ,  $S1V_{DD}$ 
  - a. When Deep Sleep is not used, it is recommended to source  $V_{DD}$  and  $V_{DDC}$  from same power supply.
  - b. When Deep Sleep is used,  $V_{DDC}$  should ramp up before  $V_{DD}$ . Alternatively  $V_{DD}$  may ramp up together with  $V_{DDC}$  provided that the relative timing between  $V_{DDC}$  and  $V_{DD}$  ramp up conforms to Figure 9
- 3. G1V<sub>DD</sub>

The supplies mentioned as OFF in "Status in Deep Sleep" column of Table 3 are switched ON while exit from Deep sleep power management mode. These supplies should also follow the same power up sequence as mentioned above.

Items on the same line have no ordering requirement with respect to one another. Items on separate lines must be ordered sequentially such that voltage rails on a previous step must reach 90% of their value before the voltage rails on the current step reach 10% of theirs.

All supplies must be at their stable values within 75 ms.

Negate PORESET\_B input when the required assertion/hold time has been met per Table 21.

#### NOTE

- EVT2\_B may be unstable when PORESET\_B is asserted. The signal should not be used to enable switchable power supplies during this period.
- Ramp rate requirements should be met per Table 7

# Warning

Only 300,000 POR cycles are permitted per lifetime of a device. Note that this value is based on design estimates and is preliminary.

This figure provides the  $V_{DDC}$  and  $V_{DD}$  ramp up diagram.





Figure 9. V<sub>DDC</sub> and V<sub>DD</sub> ramp up diagram

For secure boot fuse programming, use the following steps:

- 1. After negation of PORESET\_B, drive PROG\_SFP = 1.8 V after a required minimum delay per Table 6.
- 2. After fuse programming is completed, it is required to return PROG\_SFP = GND before the system is power cycled (PORESET\_B assertion) or powered down ( $V_{DD}$  ramp down) per the required timing specified in Table 6. See Security fuse processor, for additional details.

# Warning

No activity other than that required for secure boot fuse programming is permitted while PROG\_SFP is driven to any voltage above GND, including the reading of the fuse block. The reading of the fuse block may only occur while PROG\_SFP = GND.

This figure provides the PROG\_SFP timing diagram.





NOTE: PROG\_SFP must be stable at 1.8 V prior to initiating fuse programming.

Figure 10. PROG\_SFP timing diagram

This table provides information on the power-down and power-up sequence parameters for PROG\_SFP.

|                             |     | _   |         |       |
|-----------------------------|-----|-----|---------|-------|
| Driver type                 | Min | Max | Unit    | Notes |
| t <sub>PROG_SFP_DELAY</sub> | 100 | -   | SYSCLKs | 1     |
| t <sub>PROG_SFP_PROG</sub>  | 0   | -   | μs      | 2     |
| t <sub>PROG_SFP_VDD</sub>   | 0   | -   | μs      | 3     |
| t <sub>PROG SEP BST</sub>   | 0   | -   | μs      | 4     |

Table 6. PROG\_SFP timing <sup>5</sup>

- 1. Delay required from the deassertion of PORESET\_B to driving PROG\_SFP ramp up. Delay measured from PORESET\_B deassertion at 90% OV<sub>DD</sub> to 10% PROG\_SFP ramp up.
- 2. Delay required from fuse programming finished to PROG\_SFP ramp down start. Fuse programming must complete while PROG\_SFP is stable at 1.8 V. No activity other than that required for secure boot fuse programming is permitted while PROG\_SFP driven to any voltage above GND, including the reading of the fuse block. The reading of the fuse block may only occur while PROG\_SFP = GND. After fuse programming is completed, it is required to return PROG\_SFP = GND.
- 3. Delay required from PROG\_SFP ramp down complete to  $V_{DD}$  ramp down start. PROG\_SFP must be grounded to minimum 10% PROG\_SFP before  $V_{DD}$  is at 90%  $V_{DD}$ .
- 4. Delay required from PROG\_SFP ramp down complete to PORESET\_B assertion. PROG\_SFP must be grounded to minimum 10% PROG\_SFP before PORESET\_B assertion reaches 90% OV<sub>DD</sub>.
- 5. Only two secure boot fuse programming events are permitted per lifetime of a device.

# 3.3 Power-down requirements

The power-down cycle must complete such that power supply values are below 0.4 V before a new power-up cycle can be started.

If performing secure boot fuse programming per Power sequencing, it is required that  $PROG\_SFP = GND$  before the system is power cycled ( $PORESET\_B$  assertion) or powered down ( $V_{DD}$  ramp down) per the required timing specified in Table 6.



# 3.4 Power-on ramp rate

This section describes the AC electrical specifications for the power-on ramp rate requirements. Controlling the maximum power-on ramp rate is required to avoid excess in-rush current.

This table provides the power supply ramp rate specifications.

Table 7. Power supply ramp rate

| Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Min | Max  | Unit | Notes |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|-------|
| Required ramp rate for all voltage supplies (including $OV_{DD}/O1V_{DD}/DV_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1V_{DD}/O1$ | -   | 25   | V/ms | 1, 2  |
| Required ramp rate for PROG_SFP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -   | 25   | V/ms | 1, 2  |
| Required ramp rate for USB_HV <sub>DD</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | -   | 26.7 | V/ms | 1, 2  |

#### Note:

### 3.5 Power characteristics

This table shows the power dissipations of the  $V_{DD}$  and  $V_{DDC}$  supply for various operating platform clock frequencies versus the core and DDR clock frequencies.

Table 8. T1040 core power dissipation

| Core          | Platfo              | DDR                    | V <sub>DD</sub> , |     | Junction   | Power   | 1               | Power (V         | V)                | Total Core               | Notes   |
|---------------|---------------------|------------------------|-------------------|-----|------------|---------|-----------------|------------------|-------------------|--------------------------|---------|
| freq<br>(MHz) | rm<br>freq<br>(MHz) | data<br>rate<br>(MT/s) | (V)               |     | temp. (°C) | mode    | V <sub>DD</sub> | V <sub>DDC</sub> | S1V <sub>DD</sub> | and<br>platform<br>power |         |
|               |                     |                        |                   |     |            |         |                 |                  |                   | (W) <sup>1</sup>         |         |
| 1500          | 600                 | 1600                   | 1.0               | 1.0 | 65         | Typical | 5.74            | 0.63             | 0.41              | 6.78                     | 2, 3    |
|               |                     |                        |                   |     | 105        | Thermal | 7.92            | 0.91             | 0.47              | 9.31                     | 5, 7    |
|               |                     |                        |                   |     |            | Maximum | 8.68            | 0.91             | 0.47              | 10.06                    | 4, 6, 7 |
| 1400          | 600                 | 1600                   | 1.0               | 1.0 | 65         | Typical | 5.62            | 0.63             | 0.41              | 6.65                     | 2, 3    |
|               |                     |                        |                   |     | 105        | Thermal | 6.24            | 0.69             | 0.41              | 7.34                     | 5, 7    |
|               |                     |                        |                   |     |            | Maximum | 6.97            | 0.69             | 0.41              | 8.07                     | 4, 6, 7 |
| 1200          | 500                 | 1600                   | 600 1.0           | 1.0 | 65         | Typical | 4.86            | 0.57             | 0.41              | 5.83                     | 2, 3    |
|               |                     |                        |                   |     | 105        | Thermal | 5.52            | 0.63             | 0.41              | 6.56                     | 5, 7    |
|               |                     |                        |                   |     |            | Maximum | 6.12            | 0.63             | 0.41              | 7.17                     | 4, 6, 7 |

<sup>1.</sup> Ramp rate is specified as a linear ramp from 10% to 90%. If non-linear (for example, exponential), the maximum rate of change from 200 to 500 mV is the most critical as this range might falsely trigger the ESD circuitry.

<sup>2.</sup> Over full recommended operating temperature range (see Table 3).



#### Table 8. T1040 core power dissipation (continued)

|   | Core          | Platfo     | DDR          | V <sub>DD</sub> ,       | S1V <sub>DD</sub> (V) | Junction   | Power | F               | Power (W         | /)                | Total Core       | Notes |
|---|---------------|------------|--------------|-------------------------|-----------------------|------------|-------|-----------------|------------------|-------------------|------------------|-------|
|   | freq<br>(MHz) | rm<br>freq | data<br>rate | V <sub>DDC</sub><br>(V) |                       | temp. (°C) | mode  | V <sub>DD</sub> | V <sub>DDC</sub> | S1V <sub>DD</sub> | and<br>platform  |       |
| l |               | (MHz)      | (MT/s)       |                         |                       |            |       |                 |                  |                   | power            |       |
| L |               |            |              |                         |                       |            |       |                 |                  |                   | (W) <sup>1</sup> |       |

- 1. Combined power of  $V_{DDC}$ ,  $V_{DD}$  and  $S1V_{DD}$  with platform at power-on reset default state, DDR controller and all SerDes banks active. Does not include I/O power.
- 2. Typical power assumes Dhrystone running with activity factor of 70% (on all cores) and is executing DMA on the platform with 100% activity factor.
- 3. Typical power based on nominal, processed device.
- 4. Maximum power assumes Dhrystone running with activity factor at 100% (on all cores) and is executing DMA on the platform at 115% activity factor.
- 5. Thermal power assumes Dhrystone running with activity factor of 70% (on all cores) and executing DMA on the platform at 100% activity factor.
- 6. Maximum power is provided for power supply design sizing.
- 7. Thermal and maximum power are based on worst case processed device.

Table 9. T1020 core power dissipation

| Core          | Platfo              | DDR                    | V <sub>DD</sub> , | S1V <sub>DD</sub> (V) | Junction   | Power   | ı               | Power (V         | <b>V</b> )        | Total Core                                   | Notes   |
|---------------|---------------------|------------------------|-------------------|-----------------------|------------|---------|-----------------|------------------|-------------------|----------------------------------------------|---------|
| freq<br>(MHz) | rm<br>freq<br>(MHz) | data<br>rate<br>(MT/s) | (V)               |                       | temp. (°C) | mode    | V <sub>DD</sub> | V <sub>DDC</sub> | S1V <sub>DD</sub> | and<br>platform<br>power<br>(W) <sup>1</sup> |         |
| 1500          | 600                 | 1600                   | 1.0               | 1.0                   | 65         | Typical | 4.58            | 0.63             | 0.41              | 5.62                                         | 2, 3    |
|               |                     | 105                    | Thermal           | 6.41                  | 0.91       | 0.47    | 7.80            | 5, 7             |                   |                                              |         |
|               |                     |                        |                   |                       |            | Maximum | 6.99            | 0.91             | 0.47              | 8.37                                         | 4, 6, 7 |
| 1400          | 600                 | 1600                   | 1.0               | 1.0                   | 65         | Typical | 4.52            | 0.63             | 0.41              | 5.55                                         | 2, 3    |
|               |                     |                        |                   |                       | 105        | Thermal | 5.05            | 0.69             | 0.41              | 6.14                                         | 5, 7    |
|               |                     |                        |                   |                       |            | Maximum | 5.61            | 0.69             | 0.41              | 6.71                                         | 4, 6, 7 |
| 1200          | 500                 | 1600                   | 1.0               | 1.0                   | 65         | Typical | 3.90            | 0.57             | 0.41              | 4.87                                         | 2, 3    |
|               |                     |                        | 105               | Thermal               | 4.42       | 0.63    | 0.41            | 5.46             | 5, 7              |                                              |         |
|               |                     |                        |                   |                       |            | Maximum | 4.89            | 0.63             | 0.41              | 5.93                                         | 4, 6, 7 |

- 1. Combined power of  $V_{DDC}$ ,  $V_{DD}$  and  $S1V_{DD}$  with platform at power-on reset default state, DDR controller and all SerDes banks active. Does not include I/O power.
- 2. Typical power assumes Dhrystone running with activity factor of 80% (on all cores) and is executing DMA on the platform with 100% activity factor.
- 3. Typical power based on nominal, processed device.
- 4. Maximum power assumes Dhrystone running with activity factor at 100% (on all cores) and is executing DMA on the platform at 115% activity factor.
- 5. Thermal power assumes Dhrystone running with activity factor of 80% (on all cores) and executing DMA on the platform at 100% activity factor.
- 6. Maximum power is provided for power supply design sizing.
- 7. Thermal and maximum power are based on worst case processed device.



This table shows the power dissipation in deep sleep mode.

Table 10. Deep sleep power dissipation, 1.0V, 35°C

|                                                       | Power (W)                      |                   | Total Core and platform |
|-------------------------------------------------------|--------------------------------|-------------------|-------------------------|
| V <sub>DD</sub>                                       | V <sub>DDC</sub>               | S1V <sub>DD</sub> | power                   |
|                                                       |                                |                   | (W)                     |
| -                                                     | 0.4                            | -                 | 0.4                     |
| Note: V <sub>DD</sub> and S1V <sub>DD</sub> are swite | ched off during deep sleep mod | e.                |                         |

This table provides low power mode saving estimation.

Table 11. Single core, Single cluster low power mode power savings, 1.0V 65°C<sup>1,2,3</sup>

| Mode      | Core<br>Frequency =<br>1.0 GHz | Core<br>Frequency =<br>1.2 GHz | Core<br>Frequency =<br>1.4 GHz | Core<br>Frequency =<br>1.5 GHz | Units | Comment                                                            | Note<br>s |
|-----------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|-------|--------------------------------------------------------------------|-----------|
| PH10      | 0.19                           | 0.23                           | 0.27                           | 0.29                           |       | Saving realized moving from PH00 to PH10 state, single core.       | 4         |
| PH15      | 0.19                           | 0.23                           | 0.27                           | 0.29                           | Watts | Saving realized moving from PH10 state to PH15 state, single core. | 4         |
| LPM2<br>0 | 0.32                           | 0.38                           | 0.45                           | 0.48                           | Watts | Saving realized moving from PH15 to LPM20, single core             | 4, 5      |

#### Notes:

- 1. Power for V<sub>DD</sub> only.
- 2. Typical power assumes Dhrystone running (PH00 state) with activity factor of 70%.
- 3. Typical power based on nominal process distribution for this device.
- 4. PH10, PH15, LPM20 power savings with 1 core. Maximum savings would be N times, where N is the number of used cores.
- 5. LPM20 has all platform clocks disabled.

## 3.5.1 I/O DC power supply recommendation

This table provides the estimated I/O power numbers for each block: DDR, PCI Express, eLBC, eTSEC, SGMII, eSDHC, USB, eSPI, DUART, IIC, DIU, SATA and GPIO. Note that these numbers are based on design estimates only

Table 12. I/O power supply estimated values

| Interface | Parameter          | Symbol       | Typical | Maximum | Deep<br>Sleep | Unit | Note    |
|-----------|--------------------|--------------|---------|---------|---------------|------|---------|
| DDR3L     | 1600MT/s data rate | G1VDD(1.35V) | 860     | 1760    | -             | mW   | 1, 2, 6 |



Table 12. I/O power supply estimated values (continued)

| Interface | Parameter          | Symbol         | Typical | Maximum | Deep<br>Sleep | Unit | Note    |
|-----------|--------------------|----------------|---------|---------|---------------|------|---------|
| DDR4      | 1600MT/s data rate | G1VDD(1.2V)    | 660     | 1000    | -             | mW   | 1, 8, 9 |
| PCI       | 1x, 2.5 GT/s       | X1VDD(1.35V)   | 50      | 62      | -             | mW   | 1, 4, 7 |
| Express   | 2x, 2.5 GT/s       |                | 81      | 94      | 1             |      |         |
|           | 4x, 2.5 GT/s       |                | 145     | 158     | 1             |      |         |
|           | 8x, 2.5 GT/s       |                | 274     | 287     | 1             |      |         |
|           | 1x, 5 GT/s         |                | 50      | 70      | 1             |      |         |
|           | 2x, 5 GT/s         |                | 90      | 100     | 1             |      |         |
|           | 4x, 5 GT/s         |                | 150     | 160     | 1             |      |         |
|           | 8x, 5 GT/s         |                | 280     | 290     | ]             |      |         |
| SGMII     | 1x, 1.25 G-baud    | X1VDD(1.35V)   | 50      | 60      | -             | mW   | 1, 4, 7 |
|           | 2x, 1.25 G-baud    |                | 70      | 90      | ]             |      |         |
|           | 4x, 1.25 G-baud    |                | 130     | 140     | ]             |      |         |
| SGMII     | 1x, 5 G-baud       | X1VDD(1.35V)   | 50      | 70      | -             | mW   | 1, 4, 7 |
|           | 2x, 5 G-baud       |                | 90      | 100     | ]             |      |         |
| SATA      | 1x, 3.0 Gbps       | X1VDD(1.35V)   | 50      | 60      | -             | mW   | 1, 4, 7 |
|           | 2x, 3.0 Gbps       |                | 70      | 80      | ]             |      |         |
| IFC       | 16-bit, 100MHz     | OVDD(1.8V)     | 35      | 61      | -             | mW   | 1, 3, 7 |
| EC1       | RGMII              | L1VDD(2.5V)    | 155     | 220     | 13            | mW   | 1, 3, 7 |
|           | RGMII              | L1VDD(1.8V)    | 115     | 180     | 11            | mW   | 1, 3, 7 |
|           | MII                | L1VDD(3.3V)    | 155     | 220     | 18            | mW   | 1, 3, 7 |
| EC2       | RGMII              | LVDD(2.5V)     | 155     | 220     | -             | mW   | 1, 3, 7 |
|           | RGMII              | LVDD(1.8V)     | 115     | 180     | -             |      |         |
| eSDHC     |                    | EVDD(3.3V)     | 11      | 17      | -             | mW   | 1, 3, 7 |
|           |                    | EVDD(1.8V)     | 7       | 10      | -             |      |         |
| USB1,     |                    | USB_HVDD(3.3V) | 40      | 60      | 60            | mW   | 1, 3, 7 |
| USB2      |                    | USB_OVDD(1.8V) | 100     | 110     | 100           |      |         |
| eSPI      |                    | CVDD(3.3V)     | 14      | 22      | -             | mW   | 1, 3, 7 |
|           |                    | CVDD(1.8V)     | 11      | 16      | -             |      |         |
| DIU       |                    | DVDD(3.3V)     | 70      | 90      | -             | mW   | 1, 3, 7 |
| QE        |                    | DVDD(3.3V)     | 15      | 21      | -             | mW   | 1, 3, 7 |
|           |                    | DVDD(2.5V)     | 11      | 17      | -             |      |         |
| I2C       |                    | DVDD(3.3V)     | 14      | 22      | -             | mW   | 1, 3, 7 |
|           |                    | DVDD(2.5V)     | 10      | 16      | -             |      |         |
|           |                    | DVDD(1.8V)     | 8       | 13      | -             |      |         |
| DUART     |                    | DVDD(3.3V)     | 14      | 22      | -             | mW   | 1, 3, 7 |
|           |                    | DVDD(2.5V)     | 10      | 15      | -             |      |         |
|           |                    | DVDD(1.8V)     | 8       | 12      | -             |      |         |
| TDM       |                    | DVDD(3.3V)     | 10      | 14      | -             | mW   | 1, 3, 7 |
| IEEE1588  |                    | LVDD(2.5V)     | 16      | 21      | -             | mW   | 1, 3, 7 |



| Table 12   | I/O power supply estimated values (continued)  |
|------------|------------------------------------------------|
| I able 12. | I/O power supply estillated values (continued) |

| Interface         | Parameter | Symbol                                     | Typical | Maximum | Deep<br>Sleep | Unit | Note       |
|-------------------|-----------|--------------------------------------------|---------|---------|---------------|------|------------|
| GPIO              | х8        | 3.3V                                       | 5       | 8       | -             | mW   | 1, 3, 5, 7 |
|                   | x8        | 2.5V                                       | 4       | 7       | -             |      |            |
|                   | x8        | 1.8V                                       | 3       | 5       | -             |      |            |
| System<br>Control |           | O1VDD(1.8V)                                | 45      | 70      | 9             | mW   | 1, 3, 7    |
| PLL core          |           | AVDD_CGA1 (1.8 V)                          | 20      | 20      | -             | mW   | 1, 3, 7    |
| and system        |           | AVDD_CGA2 (1.8V)                           | ]       |         | -             |      |            |
|                   |           | AVDD_PLAT(1.8 V)                           |         |         | 2             |      |            |
| PLL DDR           |           | AVDD_D1(1.8V)                              | 30      | 40      | -             | mW   | 1, 3, 7    |
| PLL<br>SerDes     |           | AVDD_SD1_PLL1,<br>AVDD_SD1_PLL2(1.35<br>V) | 50      | 50      | -             | mW   | 1, 3, 7    |
| PROG_SF<br>P      |           | PROG_SFP (1.8 V)                           | 173     | •       | -             | mW   | -          |
| TH_VDD            |           | TH_VDD(1.8 V)                              | 1       |         | -             | mW   | -          |

- 1. The typical values are estimates based on simulations 65°C junction temperature.
- 2. Typical DDR power numbers are based on 2 Rank DIMM with 40% utilization.
- 3. Assuming 15 pF total capacitance load per pin.
- 4. The total power numbers of X1VDD is dependent on customer application use case. This table lists all the SerDes configurations possible for the device. To get the X1VDD power numbers, the user should add the combined lanes to match to the total SerDes Lanes used, not simply multiply the power numbers by the number of lanes.
- 5. GPIO are supported on OV<sub>DD</sub>, O1V<sub>DD</sub>, L1V<sub>DD</sub>, LV<sub>DD</sub>, DV<sub>DD</sub>, CV<sub>DD</sub> and EV<sub>DD</sub> power rails.
- 6. Maximum DDR power numbers are based on 2 Ranks DIMM with 100% utilization.
- 7. The maximum values are dependent on actual use case such as what application, external components used, environmental conditions such as temperature voltage and frequency. This is not intended to be the maximum guaranteed power. Expect different results depending on the use case. The maximum values are estimated and they are based on simulations at 105°C junction temperature.
- 8. Typical DDR4 power numbers are based on single Rank DIMM with 40% utilization.
- 9. Maximum DDR4 power numbers are based on single Rank DIMM with 100% utilization.

# 3.6 Input clocks

# 3.6.1 System clock (SYSCLK) timing specifications

This section provides the system clock DC and AC timing specifications.



## 3.6.1.1 System clock DC timing specifications

This table provides the system clock (SYSCLK) DC specifications.

Table 13. SYSCLK DC electrical characteristics<sup>3</sup>

| Parameter                                                                        | Symbol          | Min | Typical | Max  | Unit | Notes |
|----------------------------------------------------------------------------------|-----------------|-----|---------|------|------|-------|
| Input high voltage                                                               | V <sub>IH</sub> | 1.2 | -       | -    | V    | 1     |
| Input low voltage                                                                | V <sub>IL</sub> | -   | -       | 0.6  | V    | 1     |
| Input capacitance                                                                | C <sub>IN</sub> | -   | 7       | 12   | pF   | -     |
| Input current (O1V <sub>IN</sub> = 0 V or O1V <sub>IN</sub> = O1V <sub>DD)</sub> | I <sub>IN</sub> | -   | -       | ± 50 | μΑ   | 2     |

#### Note:

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max O1V<sub>IN</sub> values found in Table 3.
- 2. The symbol  $OV_{IN}$ , in this case, represents the  $O1V_{IN}$  symbol referenced in Recommended operating conditions.
- 3. At recommended operating conditions with  $O1V_{DD} = 1.8 \text{ V}$ , see Table 3.

## 3.6.1.2 System clock AC timing specifications

This table provides the system clock (SYSCLK) AC timing specifications.

Table 14. SYSCLK AC timing specifications<sup>1</sup>

| Parameter/condition                              | Symbol                                | Min  | Тур | Max   | Unit | Notes |
|--------------------------------------------------|---------------------------------------|------|-----|-------|------|-------|
| SYSCLK frequency                                 | f <sub>SYSCLK</sub>                   | 64.0 | -   | 133.3 | MHz  | 2, 6  |
| SYSCLK cycle time                                | t <sub>SYSCLK</sub>                   | 7.5  | -   | 15.6  | ns   | 1, 2  |
| SYSCLK duty cycle                                | t <sub>KHK</sub> /t <sub>SYSCLK</sub> | 40   | -   | 60    | %    | 2     |
| SYSCLK slew rate                                 | -                                     | 1    | -   | 4     | V/ns | 3     |
| SYSCLK peak period jitter                        | -                                     | -    | -   | ± 150 | ps   | -     |
| SYSCLK jitter phase noise at -56 dBc             | -                                     | -    | -   | 500   | KHz  | 4     |
| AC Input Swing Limits at 1.8 V O1V <sub>DD</sub> | $\Delta V_{AC}$                       | 1.08 | -   | 1.8   | V    | -     |

#### Notes:

- 1. **Caution:** The relevant clock ratio settings must be chosen such that the resulting SYSCLK frequency does not exceed their respective maximum or minimum operating frequencies.
- 2. Measured at the rising edge and/or the falling edge at  $O1V_{DD}/2$ .
- 3. Slew rate as measured from  $0.35 \times O1V_{DD}$  to  $0.65 \times O1V_{DD}$ .
- 4. Phase noise is calculated as FFT of TIE jitter.
- 5. At recommended operating conditions with  $O1V_{DD} = 1.8V$ , see Table 3.



## 3.6.2 Spread-spectrum sources

Spread-spectrum clock sources are an increasingly popular way to control electromagnetic interference emissions (EMI) by spreading the emitted noise to a wider spectrum and reducing the peak noise magnitude in order to meet industry and government requirements. These clock sources intentionally add long-term jitter to diffuse the EMI spectral content. The jitter specification given in Table 14 considers short-term (cycle-to-cycle) jitter only. The clock generator's cycle-to-cycle output jitter should meet the chip's input cycle-to-cycle jitter requirement. Frequency modulation and spread are separate concerns; the chip is compatible with spread-spectrum sources if the recommendations listed in Table 14 are observed.

Table 15. Spread-spectrum clock source recommendations<sup>3</sup>

| Parameter            | Min | Max | Unit | Notes |
|----------------------|-----|-----|------|-------|
| Frequency modulation | -   | 60  | kHz  | -     |
| Frequency spread     | -   | 1.0 | %    | 1, 2  |

#### Notes:

- 1. SYSCLK frequencies that result from frequency spreading and the resulting core frequency must meet the minimum and maximum specifications given in Table 14.
- 2. Maximum spread-spectrum frequency may not result in exceeding any maximum operating frequency of the device.
- 3. At recommended operating conditions with O1VDD = 1.8 V, see Table 3.

#### **CAUTION**

The processor's minimum and maximum SYSCLK and core/platform/DDR frequencies must not be exceeded regardless of the type of clock source. Therefore, systems in which the processor is operated at its maximum rated core/platform/DDR frequency should avoid violating the stated limits by using down-spreading only.

## 3.6.3 Real-time clock timing

The real-time clock timing (RTC) input is sampled by the platform clock. The output of the sampling latch is then used as an input to the counters of the MPIC and the time base unit of the core; there is no need for jitter specification. The minimum period of the RTC signal should be greater than or equal to 16x the period of the platform clock with a 50% duty cycle. There is no minimum RTC frequency; RTC may be grounded if not needed.



## 3.6.4 Gigabit Ethernet reference clock timing

This table provides the Ethernet gigabit reference clock DC specifications.

Table 16. ECn GTX CLK125 DC electrical characteristics (L1VDD/LVDD=1.8V)

| Parameter                                                                     | Symbol          | Min       | Typical | Max       | Unit | Notes |
|-------------------------------------------------------------------------------|-----------------|-----------|---------|-----------|------|-------|
| Input high voltage                                                            | V <sub>IH</sub> | 0.7 * VDD | -       | -         | V    | 2, 4  |
| Input low voltage                                                             | V <sub>IL</sub> | -         | -       | 0.2 * VDD | V    | 2, 4  |
| Input capacitance                                                             | C <sub>IN</sub> | -         | -       | 6         | pF   | -     |
| Input current<br>$(V_{IN} = 0 \text{ V or } V_{IN}$<br>$= L1V_{DD})/LV_{DD})$ | I <sub>IN</sub> | -         | -       | ± 50      | μΑ   | 3     |

<sup>1.</sup> At recommended operating conditions with  $L1V_{DD}$  / $LV_{DD}$  = 1.8 V

This table provides the Ethernet gigabit reference clock DC specifications.

Table 17. ECn\_GTX\_CLK125 DC electrical characteristics ((L1VDD/LVDD=2.5V)

| Parameter                                                                                              | Symbol          | Min       | Typical | Max       | Unit | Notes |
|--------------------------------------------------------------------------------------------------------|-----------------|-----------|---------|-----------|------|-------|
| Input high voltage                                                                                     | V <sub>IH</sub> | 0.7 * VDD | -       | -         | V    | 2, 4  |
| Input low voltage                                                                                      | V <sub>IL</sub> | -         | -       | 0.2 * VDD | V    | 2, 4  |
| Input capacitance                                                                                      | C <sub>IN</sub> | -         | -       | 6         | pF   | -     |
| Input current<br>(V <sub>IN</sub> = 0 V or V <sub>IN</sub><br>= L1V <sub>DD</sub> )/LV <sub>DD</sub> ) | I <sub>IN</sub> | -         | -       | ± 50      | μΑ   | 3     |

<sup>1.</sup> At recommended operating conditions with  $L1V_{DD}$  / $LV_{DD}$  = 2.5 V

This table provides the Ethernet gigabit reference clocks AC timing specifications.

Table 18. ECn\_GTX\_CLK125 AC timing specifications <sup>1</sup>

| Parameter/Condition      | Symbol            | Min           | Typical | Max           | Unit | Notes |
|--------------------------|-------------------|---------------|---------|---------------|------|-------|
| ECn_GTX_CLK125 frequency | t <sub>G125</sub> | 125 - 100 ppm | 125     | 125 + 100 ppm | MHz  | -     |

<sup>2.</sup> The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $V_{IN}$  values found in Table 3.

<sup>3.</sup> The symbol  $V_{IN}$ , in this case, represents the L1 $V_{IN}$ /L $V_{IN}$  symbol referenced in Recommended operating conditions.

<sup>4.</sup> ECn\_GTX\_CLK125 is powered by  $L1V_{DD}$  and  $LV_{DD}$ . VDD should be replaced by the respective IO power supply.

<sup>2.</sup> The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max V<sub>IN</sub> values found in Table 3.

<sup>3.</sup> The symbol  $V_{IN}$ , in this case, represents the  $L1V_{IN}/LV_{IN}$  symbol referenced in Recommended operating conditions.

<sup>4.</sup> ECn\_GTX\_CLK125 is powered by L1V $_{DD}$  and LV $_{DD}$ . VDD should be replaced by the respective IO power supply.



## Table 18. ECn\_GTX\_CLK125 AC timing specifications <sup>1</sup> (continued)

| Parameter/Condition               | Symbol                                 | Min | Typical | Max   | Unit | Notes |
|-----------------------------------|----------------------------------------|-----|---------|-------|------|-------|
| ECn_GTX_CLK125 cycle time         | t <sub>G125</sub>                      | -   | 8       | -     | ns   | -     |
| ECn_GTX_CLK125 rise and fall time | t <sub>G125R</sub> /t <sub>G125F</sub> | -   | -       | 0.54  | ns   | 2     |
| L1/LV <sub>DD</sub> = 1.8 V       |                                        |     |         | 0.75  |      |       |
| $L1/LV_{DD} = 2.5 V$              |                                        |     |         |       |      |       |
| ECn_GTX_CLK125 duty cycle         | t <sub>G125H</sub> /t <sub>G125</sub>  | 40  | -       | 60    | %    | 3     |
| 1000Base-T for RGMII              |                                        |     |         |       |      |       |
| ECn_GTX_CLK125 jitter             | -                                      | -   | -       | ± 150 | ps   | 3     |

<sup>1.</sup> At recommended operating conditions with L1/LV<sub>DD</sub> = 1.8 V  $\pm$  90mV / 2.5 V  $\pm$  125 mV.

# 3.6.5 DDR clock timing

This section provides the DDR clock DC and AC timing specifications.

## 3.6.5.1 DDR clock DC timing specifications

This table provides the DDR clock (DDRCLK) DC specifications.

Table 19. DDRCLK DC electrical characteristics<sup>3</sup>

| Parameter                                                                     | Symbol          | Min  | Typical | Max  | Unit | Notes |
|-------------------------------------------------------------------------------|-----------------|------|---------|------|------|-------|
| Input high voltage                                                            | V <sub>IH</sub> | 1.25 | -       | -    | V    | 1     |
| Input low voltage                                                             | V <sub>IL</sub> | -    | -       | 0.6  | V    | 1     |
| Input capacitance                                                             | C <sub>IN</sub> | -    | 7       | 12   | pF   | -     |
| Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD)</sub> | I <sub>IN</sub> | -    | -       | ± 50 | μΑ   | 2     |

#### Note:

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 3.
- 2. The symbol OV<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Recommended operating conditions.
- 3. At recommended operating conditions with  $OV_{DD} = 1.8 \text{ V}$ , see Table 3.

# 3.6.5.2 DDR clock AC timing specifications

This table provides the DDR clock (DDRCLK) AC timing specifications.

<sup>2.</sup> Rise and fall times for ECn\_GTX\_CLK125 are measured from 0.5 and 2.0 V for L1/LV<sub>DD</sub> = 2.5 V.

<sup>3.</sup> ECn\_GTX\_CLK125 is used to generate the GTX clock for the Ethernet transmitter. See RGMII AC timing specifications for duty cycle for 10Base-T and 100Base-T reference clock.



#### Table 20. DDRCLK AC timing specifications<sup>5</sup>

| Parameter/Condition                             | Symbol                                | Min  | Тур | Max   | Unit | Notes |
|-------------------------------------------------|---------------------------------------|------|-----|-------|------|-------|
| DDRCLK frequency                                | f <sub>DDRCLK</sub>                   | 64.0 | -   | 133.3 | MHz  | 1, 2  |
| DDRCLK cycle time                               | t <sub>DDRCLK</sub>                   | 7.5  | -   | 15.6  | ns   | 1, 2  |
| DDRCLK duty cycle                               | t <sub>KHK</sub> /t <sub>DDRCLK</sub> | 40   | -   | 60    | %    | 2     |
| DDRCLK slew rate                                | -                                     | 1    | -   | 4     | V/ns | 3     |
| DDRCLK peak period jitter                       | -                                     | -    | -   | ± 150 | ps   | -     |
| DDRCLK jitter phase noise at -56 dBc            | -                                     | -    | -   | 500   | KHz  | 4     |
| AC Input Swing Limits at 1.8 V OV <sub>DD</sub> | ΔV <sub>AC</sub>                      | 1.08 | -   | 1.8   | V    | -     |

#### Notes:

- 1. **Caution:** The relevant clock ratio settings must be chosen such that the resulting DDRCLK frequency does not exceed their respective maximum or minimum operating frequencies.
- 2. Measured at the rising edge and/or the falling edge at OV<sub>DD</sub>/2.
- 3. Slew rate as measured from 0.35 x OV<sub>DD</sub> to 0.65 x OV<sub>DD</sub>.
- 4. Phase noise is calculated as FFT of TIE jitter.
- 5. At recommended operating conditions with  $OV_{DD} = 1.8V$ , see Table 3.

# 3.6.6 Differential System clock (DIFF\_SYSCLK/DIFF\_SYSCLK\_B) timing specifications

"Single Oscillator Source" clocking mode requires single onboard oscillator to provide reference clock input to Differential System clock pair (DIFF\_SYSCLK/DIFF\_SYSCLK\_B).

This Differential clock pair can be configured to provide clock to Core, Platform, DDR and USB PLL's

This figure shows a receiver reference diagram of the Differential System clock.



Figure 11. LVDS receiver

This section provides the differential system clock DC and AC timing specifications.

# 3.6.6.1 Differential System clock DC timing specifications

For DC timing specification, see DC-level requirement for SerDes reference clocks



The Differential System clock receivers core power supply voltage requirements  $(O1V_{DD})$  are as specified in Recommended operating conditions.

The Differential system clock can also be single-ended. For this DIFF\_SYSCLK\_B should be connected to O1V<sub>DD</sub>/2.

### 3.6.6.2 Differential System clock AC timing specifications

Differential System clock(DIFF\_SYSCLK/DIFF\_SYSCLK\_B) input pair supports input clock frequency of 100MHz

For AC timing specification, see AC requirements for SerDes reference clocks

Spread Spectrum clocking is not supported on Differential System clock pair input.

## 3.6.7 Other input clocks

A description of the overall clocking of this device is available in the chip reference manual in the form of a clock subsystem block diagram. For information about the input clock requirements of functional modules sourced external of the chip, such as SerDes, Ethernet management, eSDHC, IFC, see the specific interface section.

## 3.7 RESET initialization

This section describes the AC electrical specifications for the RESET initialization timing requirements. This table describes the AC electrical specifications for the RESET initialization timing.

| Parameter/Condition                                                                                        |     | Max | Unit    | Notes |
|------------------------------------------------------------------------------------------------------------|-----|-----|---------|-------|
| Required assertion time of PORESET_B                                                                       | 1   | -   | ms      | 1     |
| Required input assertion time of HRESET_B                                                                  | 32  | -   | SYSCLKs | 2, 3  |
| Maximum rise/fall time of HRESET_B                                                                         | -   | 10  | SYSCLK  | 4     |
| Maximum rise/fall time of PORESET_B                                                                        | -   | 1   | SYSCLK  | 4     |
| PLL input setup time with stable SYSCLK before HRESET_B negation                                           | 100 | -   | μs      | -     |
| Input setup time for POR configs with respect to negation of PORESET_B                                     | 4   | -   | SYSCLKs | 2     |
| Input hold time for all POR configs with respect to negation of PORESET_B                                  | 2   | -   | SYSCLKs | 2     |
| Maximum valid-to-high impedance time for actively driven POR configs with respect to negation of PORESET_B | -   | 5   | SYSCLKs | 2     |

<sup>1.</sup> PORESET B must be driven asserted before the core and platform power supplies are powered up.



#### Table 21. RESET Initialization timing specifications

| Parameter/Condition   Min   Max   Unit   Notes |  |  | Min | Max | Unit |  |
|------------------------------------------------|--|--|-----|-----|------|--|
|------------------------------------------------|--|--|-----|-----|------|--|

<sup>2.</sup> SYSCLK is the primary clock input for the chip.

This table provides the PLL lock times.

Table 22. PLL lock times

| Parameter/Condition                       | Min | Max | Unit | Notes |
|-------------------------------------------|-----|-----|------|-------|
| PLL lock times (Core, platform, DDR only) | -   | 100 | μs   | -     |

#### 3.8 DDR4 and DDR3L SDRAM controller

This section describes the DC and AC electrical specifications for the DDR4 and DDR3L SDRAM controller interface. Note that the required  $G1V_{DD}(typ)$  voltage is 1.2 V when interfacing to DDR4 SDRAM and the  $G1V_{DD}(typ)$  voltage is 1.35 V when interfacing to DDR3L SDRAM.

# 3.8.1 DDR4 and DDR3L SDRAM interface DC electrical characteristics

This table provides the recommended operating conditions for the DDR SDRAM controller when interfacing to DDR3L SDRAM.

Table 23. DDR3L SDRAM interface DC electrical characteristics (G1V<sub>DD</sub> =  $1.35 \text{ V})^{1, 9}$ 

| Parameter                                       | Symbol               | Min                          | Max                          | Unit | Note    |
|-------------------------------------------------|----------------------|------------------------------|------------------------------|------|---------|
| I/O reference voltage                           | D1_MV <sub>REF</sub> | 0.49 x G1V <sub>DD</sub>     | 0.51 x G1V <sub>DD</sub>     | V    | 2, 3, 4 |
| Input high voltage                              | V <sub>IH</sub>      | D1_MV <sub>REF</sub> + 0.090 | G1V <sub>DD</sub>            | V    | 5       |
| Input low voltage                               | V <sub>IL</sub>      | GND                          | D1_MV <sub>REF</sub> - 0.090 | V    | 5       |
| I/O leakage current                             | I <sub>OZ</sub>      | -100                         | 100                          | μΑ   | 6       |
| Output high current (V <sub>OUT</sub> = 0.641V) | I <sub>OH</sub>      | -                            | -23.3                        | mA   | 7, 8    |
| Output low current (V <sub>OUT</sub> =0.641 V)  | I <sub>OL</sub>      | 23.3                         | -                            | mA   | 7, 8    |

<sup>3.</sup> The device asserts HRESET\_B as an output when PORESET\_B is asserted to initiate the power-on reset process. The device releases HRESET\_B sometime after PORESET\_B is deasserted. The exact sequencing of HRESET\_B deassertion is documented in section "Power-On Reset Sequence" in the chip reference manual.

<sup>4.</sup> System/board must be designed to ensure the input requirement to the device is achieved. Proper device operation is guaranteed for inputs meeting this requirement by design, simulation, characterization, or functional testing.



# Table 23. DDR3L SDRAM interface DC electrical characteristics $(G1V_{DD} = 1.35 \text{ V})^{1, 9}$ (continued)

| Parameter | Symbol | Min | Max | Unit | Note |
|-----------|--------|-----|-----|------|------|
|-----------|--------|-----|-----|------|------|

#### Notes:

- 1.  $G1V_{DD}$  is expected to be within 50 mV of the DRAM's voltage supply at all times. The voltage supply of DRAM and memory controller may or may not be from the same source.
- 2. D1\_MV<sub>REF</sub> is expected to be equal to 0.5 x G1V<sub>DD</sub> and to track G1V<sub>DD</sub> DC variations as measured at the receiver. Peak-to-peak noise on D1\_MV<sub>REF</sub> may not exceed the D1\_MV<sub>REF</sub> DC level by more than  $\pm 1\%$  of G1V<sub>DD</sub> (that is,  $\pm 13.5$ mV).
- 3.  $V_{TT}$  is not applied directly to the device. It is the supply to which far end signal termination is made, and it is expected to be equal to D1\_MV<sub>REF</sub> with a min value of D1\_MV<sub>REF</sub> 0.04 and a max value of D1\_MV<sub>REF</sub> + 0.04.  $V_{TT}$  should track variations in the DC level of D1\_MV<sub>REF</sub>.
- 4. The voltage regulator for D1\_MV<sub>RFF</sub> must meet the specifications stated in Table 25.
- 5. Input capacitance load for DQ, DQS, and DQS\_B are available in the IBIS models.
- 6. Output leakage is measured with all outputs disabled,  $0 \text{ V} \leq \text{V}_{\text{OUT}} \leq \text{G1V}_{\text{DD}}$ .
- 7. See the IBIS model for the complete output IV curve characteristics.
- 8.  $I_{OH}$  and  $I_{OL}$  are measured at  $G1V_{DD} = 1.283 \text{ V}$ .
- 9. For recommended operating conditions, see Table 3.

This table provides the recommended operating conditions for the DDR SDRAM controller when interfacing to DDR4 SDRAM.

Table 24. DDR4 SDRAM interface DC electrical characteristics (G1V<sub>DD</sub> = 1.2 V)<sup>1, 8</sup>

| Parameter                                      | Symbol          | Min                                | Max                             | Unit | Note |
|------------------------------------------------|-----------------|------------------------------------|---------------------------------|------|------|
| Input low                                      | V <sub>IL</sub> | -                                  | 0.7 x G1V <sub>DD</sub> - 0.175 | V    | 3, 7 |
| Input high                                     | V <sub>IH</sub> | 0.7 x G1V <sub>DD</sub> +<br>0.175 | -                               | V    | 3, 7 |
| Output high current (V <sub>OUT</sub> = 0.57V) | I <sub>OH</sub> | -                                  | -20.7                           | mA   | 4, 5 |
| Output low current (V <sub>OUT</sub> =0.57V)   | I <sub>OL</sub> | 20.7                               | -                               | mA   | 4, 5 |
| I/O leakage current                            | l <sub>OZ</sub> | -100                               | 100                             | μΑ   | 6    |

#### Notes:

- 1.  $G1V_{DD}$  is expected to be within 60 mV of the DRAM's voltage supply at all times. The DRAM's and memory controller's voltage supply may or may not be from the same source.
- 2. VTT and VREFCA are applied directly to the DRAM device. Both VTT and VREFCA voltages must track G1VDD/2.
- 3. Input capacitance load for MDQ, MDQS, and MDQS\_B are available in the IBIS models.
- 4.  $I_{OH}$  and  $I_{OI}$  are measured at  $G1V_{DD} = 1.14 \text{ V}$ .
- 5. Refer to the IBIS model for the complete output IV curve characteristics.
- 6. Output leakage is measured with all outputs disabled,  $0 \text{ V} \leq V_{OUT} \leq G1V_{DD}$ .
- 7. Internal Vref for data bus must be set to 0.7 x G1VDD.
- 8. For recommended operating conditions, see Table 3.



This table provides the current draw characteristics for D1\_MV<sub>REF</sub>.

Table 25. Current draw characteristics for D1\_MV<sub>REF</sub><sup>1</sup>

| Parameter                                             | Symbol                | Min | Max | Unit | Notes |  |  |
|-------------------------------------------------------|-----------------------|-----|-----|------|-------|--|--|
| Current draw for DDR3L SDRAM for D1_MV <sub>REF</sub> | I <sub>D1_MVREF</sub> | -   | 500 | μΑ   | -     |  |  |
| Note:                                                 |                       |     |     |      |       |  |  |
| 1. For recommended operating conditions, see Table 3. |                       |     |     |      |       |  |  |

# 3.8.2 DDR4 and DDR3L SDRAM interface AC timing specifications

This section provides the AC timing specifications for the DDR SDRAM controller interface. The DDR controller supports DDR4 and DDR3L memories. Note that the required  $G1V_{DD}(typ)$  voltage is 1.35 V or 1.2V when interfacing to DDR3L or DDR4 SDRAM respectively.

### 3.8.2.1 DDR4 and DDR3L SDRAM interface input AC timing specifications

This table provides the input AC timing specifications for the DDR controller when interfacing to DDR3L SDRAM.

Table 26. DDR3L SDRAM interface input AC timing specifications<sup>1</sup>

| Parameter             |                            | Symbol            | Min             | Max             | Unit | Notes |
|-----------------------|----------------------------|-------------------|-----------------|-----------------|------|-------|
| AC input low voltage  | > 1200 MT/s data rate      | V <sub>ILAC</sub> | -               | D1_MVREF- 0.135 | V    | -     |
|                       | ≤ 1200 MT/s data rate      |                   |                 | D1_MVREF- 0.160 |      |       |
| AC input high voltage | > 1200 MT/s data rate      | V <sub>IHAC</sub> | D1_MVREF+ 0.135 | -               | ٧    | -     |
|                       | ≤ 1200 MT/s data rate      |                   | D1_MVREF+ 0.160 |                 |      |       |
| Notes:                |                            |                   | •               | •               |      |       |
| 1. For recommended op | erating conditions, see Ta | ble 3.            |                 |                 |      |       |

This table provides the input AC timing specifications for the DDR controller when interfacing to DDR4 SDRAM.

Table 27. DDR4 SDRAM interface input AC timing specifications<sup>1</sup>

| Para                  | ameter                | Symbol            | Min                    | Max                    | Unit | Notes |
|-----------------------|-----------------------|-------------------|------------------------|------------------------|------|-------|
| AC input low voltage  | ≤ 1600 MT/s data rate | V <sub>ILAC</sub> | -                      | 0.7 x G1VDD -<br>0.175 | V    | -     |
| AC input high voltage | ≤ 1600 MT/s data rate | V <sub>IHAC</sub> | 0.7 x G1VDD +<br>0.175 | -                      | V    | -     |



#### Table 27. DDR4 SDRAM interface input AC timing specifications<sup>1</sup> (continued)

| Parameter                                        | Symbol | Min | Max | Unit | Notes |  |  |
|--------------------------------------------------|--------|-----|-----|------|-------|--|--|
| Notes:                                           |        |     |     |      |       |  |  |
| 1. For recommended operating conditions, see Tal | ble 3. |     |     |      |       |  |  |

This table provides the input AC timing specifications for the DDR controller when interfacing to DDR3L and DDR4 SDRAM.

Table 28. DDR4 and DDR3L SDRAM interface input AC timing specifications<sup>3</sup>

| Parameter                         | Symbol              | Min  | Max | Unit | Notes |
|-----------------------------------|---------------------|------|-----|------|-------|
| Controller Skew for MDQS-MDQ/MECC | t <sub>CISKEW</sub> |      |     | ps   |       |
| 1600 MT/s data rate               |                     | -112 | 112 |      | 1     |
| 1300 MT/s data rate               |                     | -125 | 125 |      | 1     |
| 1200 MT/s data rate               |                     | -142 | 142 |      | 1, 4  |
| 1000 MT/s data rate               |                     | -170 | 170 |      | 1, 4  |
| Tolerated Skew for MDQS-MDQ/MECC  | t <sub>DISKEW</sub> |      |     | ps   |       |
| 1600 MT/s data rate               |                     | -200 | 200 |      | 2     |
| 1300 MT/s data rate               |                     | -250 | 250 |      | 2     |
| 1200 MT/s data rate               | 1                   | -275 | 275 |      | 2, 4  |
| 1000 MT/s data rate               |                     | -300 | 300 |      | 2, 4  |

<sup>1.</sup> t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that is captured with MDQS[n]. This must be subtracted from the total timing budget.

This figure shows the DDR4 and DDR3L SDRAM interface input timing diagram.

<sup>2.</sup> The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called  $t_{DISKEW}$ . This can be determined by the following equation:  $t_{DISKEW} = \pm (T \div 4 - abs(t_{CISKEW}))$  where T is the clock period and  $abs(t_{CISKEW})$  is the absolute value of  $t_{CISKEW}$ .

<sup>3.</sup> For recommended operating conditions, see Table 3.

<sup>4.</sup> DDR3L only



Figure 12. DDR4 and DDR3L SDRAM Interface Input Timing Diagram

# 3.8.2.2 DDR4 and DDR3L SDRAM interface output AC timing specifications

This table contains the output AC timing targets for the DDR4 SDRAM interface.

Table 29. DDR4 and DDR3L SDRAM interface output AC timing specifications<sup>8</sup>

| Parameter                                    | Symbol <sup>1</sup>   | Min  | Max  | Unit | Notes |
|----------------------------------------------|-----------------------|------|------|------|-------|
| MCK[n] cycle time                            | t <sub>MCK</sub>      | 1250 | 1876 | ps   | 2     |
| ADDR/CMD output setup with respect to MCK    | t <sub>DDKHAS</sub>   |      |      | ps   |       |
| 1600 MT/s data rate                          |                       | 495  | -    |      | 3     |
| 1300 MT/s data rate                          |                       | 606  | -    |      | 3     |
| 1200 MT/s data rate                          |                       | 675  | -    |      | 3, 6  |
| 1000 MT/s data rate                          |                       | 744  | -    |      | 3, 6  |
| ADDR/CMD output hold with respect to MCK     | t <sub>DDKHAX</sub>   |      |      | ps   |       |
| 1600 MT/s data rate                          |                       | 495  | -    |      | 3     |
| 1300 MT/s data rate                          |                       | 606  | -    |      | 3     |
| 1200 MT/s data rate                          |                       | 675  | -    |      | 3, 6  |
| 1000 MT/s data rate                          |                       | 744  | -    |      | 3, 6  |
| MCK to MDQS Skew                             | t <sub>DDKHMH</sub>   |      |      | ps   | 4     |
| > 1000 MT/s data rate, ≤ 1600 MT/s data rate |                       | -245 | 245  |      | 7     |
| MDQ/MECC/MDM output Data eye                 | t <sub>DDKXDEYE</sub> |      |      | ps   |       |



# Table 29. DDR4 and DDR3L SDRAM interface output AC timing specifications8 (continued)

| Parameter           | Symbol <sup>1</sup> | Min                    | Max                    | Unit | Notes |
|---------------------|---------------------|------------------------|------------------------|------|-------|
| 1600 MT/s data rate |                     | 400                    | -                      |      | 5     |
| 1300 MT/s data rate |                     | 500                    | -                      |      | 5     |
| 1200 MT/s data rate |                     | 550                    | -                      |      | 5, 6  |
| 1000 MT/s data rate |                     | 600                    | -                      |      | 5, 6  |
| MDQS preamble       | t <sub>DDKHMP</sub> | 900 x t <sub>MCK</sub> | -                      | ps   | -     |
| MDQS postamble      | t <sub>DDKHME</sub> | 400 x t <sub>MCK</sub> | 600 x t <sub>MCK</sub> | ps   | -     |

- 1. The symbols used for timing specifications follow the pattern of  $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$  for inputs and  $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)(signal)(state)}$  for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example,  $t_{DDKHAS}$  symbolizes DDR timing (DD) for the time  $t_{MCK}$  memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also,  $t_{DDKLDX}$  symbolizes DDR timing (DD) for the time  $t_{MCK}$  memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
- 2. All MCK/MCK\_B and MDQS/MDQS\_B referenced measurements are made from the crossing of the two signals.
- 3. ADDR/CMD/CNTL includes all DDR SDRAM output signals except MCK/MCK\_B, MCS\_B, and MDQ/MECC/MDM/MDQS.
- 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the MDQS override bits (called WR\_DATA\_DELAY) in the TIMING\_CFG\_2 register. This is typically set to the same delay as in DDR\_SDRAM\_CLK\_CNTL[CLK\_ADJUST]. The timing parameters listed in the table assume that these two parameters have been set to the same adjustment value. See the chip reference manual for a description and explanation of the timing modifications enabled by the use of these bits.
- 5. Available eye for data (MDQ), ECC (MECC), and data mask (MDM) outputs at the pin of the processor. Memory controller will center the strobe (MDQS) in the available data eye at the DRAM (end point) during the initialization.
- 6. DDR3L only
- 7. Note that it is required to program the start value of the MDQS adjust for write leveling.
- 8. For recommended operating conditions, see Table 3.

## NOTE

For the ADDR/CMD/CNTL setup and hold specifications in Table 29, it is assumed that the clock control register is set to adjust the memory clocks by ½ applied cycle.

This figure shows the DDR4 and DDR3L SDRAM interface output timing for the MCK to MDQS skew measurement (t<sub>DDKHMH</sub>).





Figure 13.  $t_{\text{DDKHMH}}$  timing diagram

This figure shows the DDR4 and DDR3L SDRAM output timing diagram.





Figure 14. DDR4 and DDR3L output timing diagram

# 3.9 eSPI interface

This section describes the DC and AC electrical specifications for the eSPI interface.

# 3.9.1 eSPI DC electrical characteristics

This table provides the DC electrical characteristics for the eSPI interface operating at  $CV_{DD} = 1.8 \text{ V}$ .

Table 30. eSPI DC electrical characteristics (1.8 V)<sup>1</sup>

| Parameter                                                                    | Symbol          | Min        | Max        | Unit | Notes |
|------------------------------------------------------------------------------|-----------------|------------|------------|------|-------|
| Input high voltage                                                           | V <sub>IH</sub> | 0.7 * CVDD | -          | V    | 2     |
| Input low voltage                                                            | V <sub>IL</sub> | -          | 0.2 * CVDD | V    | 2     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = CV <sub>DD</sub> ) | I <sub>IN</sub> | -          | ±50        | μΑ   | 3     |
| Output high voltage                                                          | V <sub>OH</sub> | 1.35       | -          | V    | -     |



# Table 30. eSPI DC electrical characteristics (1.8 V)<sup>1</sup> (continued)

| Parameter                           | Symbol          | Min | Max | Unit | Notes |
|-------------------------------------|-----------------|-----|-----|------|-------|
| $(CV_{DD} = min, I_{OH} = -0.5 mA)$ |                 |     |     |      |       |
| Output low voltage                  | V <sub>OL</sub> | -   | 0.4 | V    | -     |
| $(CV_{DD} = min, I_{OL} = 0.5 mA)$  |                 |     |     |      |       |

## Notes:

- 1. For recommended operating conditions, see Table 3.
- 2. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max CV<sub>IN</sub> values found in Table 3.
- 3. The symbol V<sub>IN</sub>, in this case, represents the CV<sub>IN</sub> symbol referenced in Recommended operating conditions.

This table provides the DC electrical characteristics for the eSPI interface operating at  $CV_{DD} = 3.3 \text{ V}$ .

Table 31. eSPI DC electrical characteristics (3.3 V)<sup>1</sup>

| Parameter                                                                    | Symbol          | Min        | Max        | Unit | Notes |
|------------------------------------------------------------------------------|-----------------|------------|------------|------|-------|
| Input high voltage                                                           | V <sub>IH</sub> | 0.7 * CVDD | -          | V    | 2     |
| Input low voltage                                                            | V <sub>IL</sub> | -          | 0.2 * CVDD | V    | 2     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = CV <sub>DD</sub> ) | I <sub>IN</sub> | -          | ±50        | μΑ   | -     |
| Output high voltage                                                          | V <sub>OH</sub> | 2.4        | -          | V    | -     |
| $(CV_{DD} = min, I_{OH} = -2.0 mA)$                                          |                 |            |            |      |       |
| Output low voltage                                                           | V <sub>OL</sub> | -          | 0.4        | V    | -     |
| $(CV_{DD} = min, I_{OL} = 2.0 mA)$                                           |                 |            |            |      |       |

### Notes:

- 1. For recommended operating conditions, see Table 3.
- 2. The min  $V_{\text{IL}}$  and max  $V_{\text{IH}}$  values are based on the respective min and max  $CV_{\text{IN}}$  values found in Table 3.

# 3.9.2 eSPI AC timing specifications

This table provides the eSPI input and output AC timing specifications.

Table 32. eSPI AC timing specifications<sup>3</sup>

| Parameter/Condition                                    | Symbol <sup>2</sup>  | Min                                                    | Max                                                   | Unit | Notes |
|--------------------------------------------------------|----------------------|--------------------------------------------------------|-------------------------------------------------------|------|-------|
| SPI_MOSI output-Master data (internal clock) hold time | t <sub>NIKHOX</sub>  | -0.49 + (t <sub>PLATFORM_CLK/2</sub> * SPMODE[HO_ADJ]) | -                                                     | ns   | 1, 2  |
| SPI_MOSI output-Master data (internal clock) delay     | t <sub>NIKHOV</sub>  |                                                        | 0.89 + (t <sub>PLATFORM_CLK/2</sub> * SPMODE[HO_ADJ]) | ns   | 1, 2  |
| SPI_CS outputs-Master data (internal clock) hold time  | t <sub>NIKHOX2</sub> | -100                                                   | -                                                     | ps   | 1     |



| Table 32. | eSPI AC timing | specifications <sup>3</sup> | (continued) |
|-----------|----------------|-----------------------------|-------------|
|-----------|----------------|-----------------------------|-------------|

| Parameter/Condition                                      | Symbol <sup>2</sup>  | Min | Max | Unit | Notes |
|----------------------------------------------------------|----------------------|-----|-----|------|-------|
| SPI_CS outputs-Master data (internal clock) delay        | t <sub>NIKHOV2</sub> | -   | 6.0 | ns   | 1     |
| SPI inputs-Master data (internal clock) input setup time | t <sub>NIIVKH</sub>  | 6.6 | -   | ns   | -     |
| SPI inputs-Master data (internal clock) input hold time  | t <sub>NIIXKH</sub>  | 0   | -   | ns   | -     |
| Clock-high time                                          | t <sub>NIKCKH</sub>  | 4   | -   | ns   |       |
| Clock-low time                                           | t <sub>NIKCKL</sub>  | 4   | -   | ns   | -     |

#### Notes:

- 1. See the chip reference manual for details about the SPMODE register.
- 2. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- 3. The symbols used for timing specifications follow the pattern of  $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)\ (reference)(state)}$  for outputs and  $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)(signal)(state)}$  for outputs. For example,  $t_{NIKHOV}$  symbolizes the NMSI outputs internal timing (NI) for the time  $t_{SPI}$  memory clock reference (K) goes from the high state (H) until outputs (O) are valid (V).
- 4. Refer AN4375 to calculate maximum achievable eSPI interface frequency on a system.

This figure provides the AC test load for the eSPI.



Figure 15. eSPI AC test load

This figure provides the eSPI clock output timing diagram.



Figure 16. eSPI clock output timing diagram



This figure represents the AC timing from Table 32 in master mode (internal clock). Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. Also, note that the clock edge is selectable on eSPI.



Figure 17. eSPI AC timing in master mode (internal clock) diagram

# 3.10 DUART interface

This section describes the DC and AC electrical specifications for the DUART interface.

# 3.10.1 DUART DC electrical characteristics

This table provides the DC electrical characteristics for the DUART interface at  $DV_{DD} = 3.3 \text{ V}$ .

|                                                                              | 1               | i       | ı       | ·    | ·     |
|------------------------------------------------------------------------------|-----------------|---------|---------|------|-------|
| Parameter                                                                    | Symbol          | Min     | Max     | Unit | Notes |
| Input high voltage                                                           | V <sub>IH</sub> | 0.7*VDD | -       | V    | 1, 4  |
| Input low voltage                                                            | V <sub>IL</sub> | -       | 0.2*VDD | V    | 1, 4  |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = DV <sub>DD</sub> ) | I <sub>IN</sub> | -       | ±50     | μΑ   | 3     |
| Output high voltage<br>(DV <sub>DD</sub> = min, I <sub>OH</sub> = -2.0 mA)   | V <sub>OH</sub> | 2.4     | -       | V    | -     |
| Output low voltage<br>(DV <sub>DD</sub> = min, I <sub>OL</sub> = 2.0 mA)     | V <sub>OL</sub> | -       | 0.4     | V    | -     |

Table 33. DUART DC electrical characteristics (3.3 V)<sup>3</sup>



# Table 33. DUART DC electrical characteristics (3.3 V)<sup>3</sup> (continued)

| Pa | rameter | Symbol | Min | Max | Unit | Notes |
|----|---------|--------|-----|-----|------|-------|
|    |         |        |     | •   |      | •     |

#### Notes:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the min and max  $DV_{IN}$  respective values found in Table 3.
- 2. The symbol DV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Recommended operating conditions.
- 3. For recommended operating conditions, see Table 3.
- 4. VDD should be replaced by the respective IO power supply.

This table provides the DC electrical characteristics for the DUART interface at  $DV_{DD} = 2.5 \text{ V}$ .

Table 34. DUART DC electrical characteristics(2.5 V)<sup>3</sup>

| Parameter                                                                      | Symbol          | Min     | Max     | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|---------|---------|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 0.7*VDD | -       | V    | 1, 4  |
| Input low voltage                                                              | V <sub>IL</sub> | -       | 0.2*VDD | V    | 1, 4  |
| Input current (DV <sub>IN</sub> = 0 V or DV <sub>IN</sub> = DV <sub>DD</sub> ) | I <sub>IN</sub> | -       | ±50     | μΑ   | 2     |
| Output high voltage (DV <sub>DD</sub> = min, I <sub>OH</sub> = -1 mA)          | V <sub>OH</sub> | 2.0     | -       | V    | -     |
| Output low voltage (DV <sub>DD</sub> = min, I <sub>OL</sub> = 1 mA)            | V <sub>OL</sub> | -       | 0.4     | V    | -     |

## Notes:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the min and max  $DV_{IN}$  respective values found in Table 3.
- 2. The symbol DV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Recommended operating conditions.
- 3. For recommended operating conditions, see Table 3.
- 4. VDD should be replaced by the respective IO power supply.

This table provides the DC electrical characteristics for the DUART interface at  $DV_{DD} = 1.8 \text{ V}$ .

Table 35. DUART DC electrical characteristics(1.8 V)<sup>3</sup>

| Parameter                                                                      | Symbol          | Min     | Max     | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|---------|---------|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 0.7*VDD | -       | V    | 1, 4  |
| Input low voltage                                                              | V <sub>IL</sub> | -       | 0.2*VDD | V    | 1, 4  |
| Input current (DV <sub>IN</sub> = 0 V or DV <sub>IN</sub> = DV <sub>DD</sub> ) | I <sub>IN</sub> | -       | ±50     | μΑ   | 2     |
| Output high voltage (DV <sub>DD</sub> = min, I <sub>OH</sub> = -0.5 mA)        | V <sub>OH</sub> | 1.35    | -       | V    | -     |
| Output low voltage (DV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA)          | V <sub>OL</sub> | -       | 0.4     | V    | -     |

### Notes:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the min and max  $DV_{IN}$  respective values found in Table 3.
- 2.The symbol DV<sub>IN</sub> represents the input voltage of the supply.It is referenced in Recommended operating conditions.
- 3. For recommended operating conditions, see Table 3.
- 4. VDD should be replaced by the respective IO power supply.



# 3.10.2 DUART AC electrical specifications

This table provides the AC timing parameters for the DUART interface.

Table 36. DUART AC timing specifications

| Parameter         | Value                              | Unit | Notes |
|-------------------|------------------------------------|------|-------|
| Minimum baud rate | f <sub>PLAT</sub> /(2 x 1,048,576) | baud | 1, 3  |
| Maximum baud rate | f <sub>PLAT</sub> /(2 x 16)        | baud | 1, 2  |

#### Notes:

- 1. f<sub>PLAT</sub> refers to the internal platform clock.
- 2. The actual attainable baud rate is limited by the latency of interrupt processing.
- 3. The middle of a start bit is detected as the eighth sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample.

# 3.11 Ethernet interface, Ethernet management interface, IEEE Std 1588<sup>™</sup>

This section provides the AC and DC electrical characteristics for the Ethernet controller and the Ethernet management interface.

## 3.11.1 SGMII interface

Each SGMII port features a 4-wire AC-coupled serial link from the SerDes interface of the chip, as shown in Figure 18, where  $C_{TX}$  is the external (on board) AC-coupled capacitor. Each SerDes transmitter differential pair features  $100-\Omega$  output impedance. Each input of the SerDes receiver differential pair features  $50-\Omega$  on-die termination to XGNDn. The reference circuit of the SerDes transmitter and receiver is shown in Figure 70.

# 3.11.1.1 SGMII clocking requirements for SD1\_REF\_CLKn\_P and SD1\_REF\_CLKn\_N

When operating in SGMII mode, the EC*n*\_GTX\_CLK125 clock is not required for this port. Instead, a SerDes reference clock is required on SD1\_REF\_CLK[1:2]\_P and SD1\_REF\_CLK[1:2]\_N pins. SerDes lanes may be used for SerDes SGMII configurations based on the RCW Configuration field SRDS\_PRTCL.

For more information on these specifications, see SerDes reference clocks.



## 3.11.1.2 SGMII DC electrical characteristics

This section discusses the electrical characteristics for the SGMII interface.

## 3.11.1.2.1 SGMII transmit DC specifications

This table describes the SGMII SerDes transmitter AC-coupled DC electrical characteristics. Transmitter DC characteristics are measured at the transmitter outputs  $(SD1\_TXn\_P \text{ and } SD1\_TXn\_N)$  as shown in Figure 19.

Table 37. SGMII DC transmitter electrical characteristics  $(X1V_{DD} = 1.35 \text{ V})^4$ 

| Parameter                                                                       | Symbol          | Min                    | Тур   | Max                            | Unit | Notes                           |
|---------------------------------------------------------------------------------|-----------------|------------------------|-------|--------------------------------|------|---------------------------------|
| Output high voltage                                                             | V <sub>OH</sub> | -                      | -     | 1.5 x   V <sub>OD</sub>   -max | mV   | 1                               |
| Output low voltage                                                              | V <sub>OL</sub> | V <sub>OD</sub> -min/2 | -     | -                              | mV   | 1                               |
| Output differential voltage <sup>2, 3, 5</sup> (XV <sub>DD-Typ</sub> at 1.35 V) | V <sub>OD</sub> | 320                    | 500.0 | 725.0                          | mV   | TECR0[AMP<br>_RED]=0b00<br>0000 |
|                                                                                 |                 | 293.8                  | 459.0 | 665.6                          |      | TECR0[AMP<br>_RED]=0b00<br>0001 |
|                                                                                 |                 | 266.9                  | 417.0 | 604.7                          |      | TECR0[AMP<br>_RED]=0b00<br>0011 |
|                                                                                 |                 | 240.6                  | 376.0 | 545.2                          |      | TECR0[AMP<br>_RED]=0b00<br>0010 |
|                                                                                 |                 | 213.1                  | 333.0 | 482.9                          |      | TECR0[AMP<br>_RED]=0b00<br>0110 |
|                                                                                 |                 | 186.9                  | 292.0 | 423.4                          |      | TECR0[AMP<br>_RED]=0b00<br>0111 |
|                                                                                 |                 | 160.0                  | 250.0 | 362.5                          |      | TECR0[AMP<br>_RED]=0b01<br>0000 |
| Output impedance (differential)                                                 | Ro              | 80                     | 100   | 120                            | Ω    | -                               |

## Notes:

- 1. This does not align to DC-coupled SGMII.
- 2.  $|V_{OD}| = |V_{SD\_TXn\_P} V_{SD\_TXn\_N}|$ .  $|V_{OD}|$  is also referred to as output differential peak voltage.  $V_{TX-DIFFp-p} = 2 \times |V_{OD}|$ .
- 3. The  $|V_{OD}|$  value shown in the Typ column is based on the condition of XVDD\_SRDSn-Typ = 1.35 V, no common mode offset variation. SerDes transmitter is terminated with 100- $\Omega$  differential load between SDn\_TXn\_P and SDn\_TXn\_N.
- 4. For recommended operating conditions, see Table 3.
- 5. Example amplitude reduction setting for SGMII on SerDes1 lane E: SRDS1LN4TECR0[AMP\_RED] = 0b0000001 for an output differential voltage of 459 mV typical.

This figure shows an example of a 4-wire AC-coupled SGMII serial link connection.





Figure 18. 4-wire AC-coupled SGMII serial link connection example

This figure shows the SGMII transmitter DC measurement circuit.





Figure 19. SGMII transmitter DC measurement circuit

## 3.11.1.2.2 SGMII DC receiver electrical characteristics

This table lists the SGMII DC receiver electrical characteristics. Source synchronous clocking is not supported. Clock is recovered from the data.

Table 38. SGMII DC receiver electrical characteristics  $(S1V_{DD} = 1.0V)^4$ 

| Para                           | meter          | Symbol                  | Min | Тур | Max  | Unit | Notes |
|--------------------------------|----------------|-------------------------|-----|-----|------|------|-------|
| DC input voltage range         |                | -                       | N/A | -   | -    | -    | 1     |
| Input differential voltage     | REIDL_TH = 001 | V <sub>RX_DIFFp-p</sub> | 100 | -   | 1200 | mV   | 2, 5  |
|                                | REIDL_TH = 100 |                         | 175 | -   |      |      |       |
| Loss of signal threshold       | REIDL_TH = 001 | V <sub>LOS</sub>        | 30  | -   | 100  | mV   | 3, 5  |
|                                | REIDL_TH = 100 |                         | 65  | -   | 175  | 7    |       |
| Receiver differential input in | npedance       | Z <sub>RX_DIFF</sub>    | 80  | -   | 120  | Ω    | -     |

### Notes:

- 1. Input must be externally AC coupled.
- 2. V<sub>RX DIFFp-p</sub> is also referred to as peak-to-peak input differential voltage.
- 3. The concept of this parameter is equivalent to the electrical idle detect threshold parameter in PCI Express. See PCI Express DC physical layer receiver specifications, and PCI Express AC physical layer receiver specifications, for further explanation.
- 4. For recommended operating conditions, see Table 3.
- 5. The REIDL\_TH shown in the table refers to the chip's SRDSxLNmGCR1[REIDL\_TH] bit field.



# 3.11.1.3 SGMII AC timing specifications

This section discusses the AC timing specifications for the SGMII interface.

## 3.11.1.3.1 SGMII transmit AC timing specifications

This table provides the SGMII transmit AC timing specifications. A source synchronous clock is not supported. The AC timing specifications do not include RefClk jitter.

| Table 39. | SGMII transmit AC timing specifications | ļ |
|-----------|-----------------------------------------|---|
|-----------|-----------------------------------------|---|

| Parameter                         | Symbol          | Min           | Тур | Max           | Unit   | Notes |
|-----------------------------------|-----------------|---------------|-----|---------------|--------|-------|
| Deterministic jitter              | JD              | -             | -   | 0.17          | UI p-p | -     |
| Total jitter                      | JT              | -             | -   | 0.35          | UI p-p | 2     |
| Unit Interval: 1.25 GBaud (SGMII) | UI              | 800 - 100 ppm | 800 | 800 + 100 ppm | ps     | 1     |
| AC coupling capacitor             | C <sub>TX</sub> | 10            | -   | 200           | nF     | 3     |

### Notes:

- 1. Each UI is  $800 \text{ ps} \pm 100 \text{ ppm}$ .
- 2. See Figure 21 for single frequency sinusoidal jitter measurements.
- 3. The external AC coupling capacitor is required. It is recommended that it be placed near the device transmitter output.
- 4. For recommended operating conditions, see Table 3.

## 3.11.1.3.2 SGMII AC measurement details

Transmitter and receiver AC characteristics are measured at the transmitter outputs  $(SD1\_TXn\_P \text{ and } SD1\_TXn\_N)$  or at the receiver inputs  $(SD1\_RXn\_P \text{ and } SD1\_RXn\_N)$  respectively, as depicted in this figure.



Figure 20. SGMII AC test/measurement load



# 3.11.1.3.3 SGMII receiver AC timing Specification

This table provides the SGMII receiver AC timing specifications. The AC timing specifications do not include RefClk jitter. Source synchronous clocking is not supported. Clock is recovered from the data.

Table 40. SGMII Receive AC timing specifications<sup>3</sup>

| Parameter                                          | Symbol   | Min           | Тур | Max               | Unit   | Notes |
|----------------------------------------------------|----------|---------------|-----|-------------------|--------|-------|
| Deterministic jitter tolerance                     | $J_D$    | -             | -   | 0.37              | UI p-p | 1     |
| Combined deterministic and random jitter tolerance | $J_{DR}$ | -             | -   | 0.55              | UI p-p | 1     |
| Total jitter tolerance                             | $J_T$    | -             | -   | 0.65              | UI p-p | 1, 2  |
| Bit error ratio                                    | BER      | -             | -   | 10 <sup>-12</sup> | -      | -     |
| Unit Interval: 1.25 GBaud (SGMII)                  | UI       | 800 - 100 ppm | 800 | 800 + 100 ppm     | ps     | 1     |

### Notes:

The sinusoidal jitter in the total jitter tolerance may have any amplitude and frequency in the unshaded region of this figure.

<sup>1.</sup> Measured at receiver

<sup>2.</sup>Total jitter is composed of three components: deterministic jitter, random jitter, and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 21. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects.

<sup>3.</sup> For recommended operating conditions, see Table 3.



Figure 21. Single-frequency sinusoidal jitter limits

## 3.11.2 QSGMII interface

This section describes the QSGMII clocking and its DC and AC electrical characteristics.

# 3.11.2.1 QSGMII clocking requirements for SDn\_REF\_CLKn and SDn\_REF\_CLKn\_B

For more information on these specifications, see SerDes reference clocks.

## 3.11.2.2 QSGMII DC electrical characteristics

This section discusses the electrical characteristics for the SGMII interface.

## 3.11.2.2.1 QSGMII transmitter DC specifications

This table describes the QSGMII SerDes transmitter AC-coupled DC electrical characteristics. Transmitter DC characteristics are measured at the transmitter outputs  $(SDn_TXn$  and  $SDn_TXn_B)$ .



## Table 41. QSGMII DC transmitter electrical characteristics $(X1V_{DD} = 1.35V)^{1}$

| Parameter                   | Symbol            | Min | Тур | Max | Unit | Notes |
|-----------------------------|-------------------|-----|-----|-----|------|-------|
| Output differential voltage | V <sub>DIFF</sub> | 400 | -   | 900 | mV   | -     |
| Differential resistance     | T <sub>RD</sub>   | 80  | 100 | 120 | Ω    | -     |

### Notes:

## 3.11.2.2.2 QSGMII DC receiver electrical characteristics

This table defines the QSGMII receiver DC electrical characteristics.

Table 42. QSGMII receiver DC timing specifications  $(SV_{DD} = 1.0V)^{1}$ 

| Parameter                  | Symbol            | Min | Typical | Max | Unit | Notes |
|----------------------------|-------------------|-----|---------|-----|------|-------|
| Input differential voltage | $V_{DIFF}$        | 100 | -       | 900 | mV   | -     |
| Differential resistance    | R <sub>RDIN</sub> | 80  | 100     | 120 | Ω    | -     |

### Notes:

# 3.11.2.3 QSGMII AC timing specifications

This section discusses the AC timing specifications for the QSGMII interface.

# 3.11.2.3.1 QSGMII transmit AC timing specifications

This table provides the QSGMII transmitter AC timing specifications.

Table 43. QSGMII transmit AC timing specifications<sup>1</sup>

| Parameter                            | Symbol            | Min             | Тур   | Max             | Unit   | Notes |
|--------------------------------------|-------------------|-----------------|-------|-----------------|--------|-------|
| Transmitter baud rate                | T <sub>BAUD</sub> | 5.000 - 100 ppm | 5.000 | 5.000 + 100 ppm | Gb/s   | -     |
| Uncorrelated high probability jitter | T <sub>UHPJ</sub> | -               | -     | 0.15            | UI p-p | -     |
| Total jitter tolerance               | J <sub>T</sub>    | -               | -     | 0.30            | UI p-p | -     |

## Notes:

# 3.11.2.3.2 QSGMII receiver AC timing Specification

This table provides the QSGMII receiver AC timing specifications.

<sup>1.</sup> For recommended operating conditions, see Table 3.

<sup>1.</sup> For recommended operating conditions, see Table 3.

<sup>1.</sup> For recommended operating conditions, see Table 3.



Table 44. QSGMII receive AC timing specifications<sup>2</sup>

| Parameter                                         | Symbol              | Min             | Тур   | Max             | Unit   | Notes |
|---------------------------------------------------|---------------------|-----------------|-------|-----------------|--------|-------|
| Receiver baud rate                                | R <sub>BAUD</sub>   | 5.000 - 100 ppm | 5.000 | 5.000 + 100 ppm | Gb/s   | -     |
| Uncorrelated bounded high probability jitter      | R <sub>DJ</sub>     | -               | -     | 0.15            | UI p-p | -     |
| Correlated bounded high probability jitter        | R <sub>CBHPJ</sub>  | -               | -     | 0.30            | UI p-p | 1     |
| Bounded high probability jitter                   | R <sub>BHPJ</sub>   | -               | -     | 0.45            | UI p-p | -     |
| Sinusoidal jitter, maximum                        | R <sub>SJ-max</sub> | -               | -     | 5.00            | UI p-p | -     |
| Sinusoidal jitter, high frequency                 | R <sub>SJ-hf</sub>  | -               | -     | 0.05            | UI p-p | -     |
| Total jitter (does not include sinusoidal jitter) | $R_{Tj}$            | -               | -     | 0.60            | UI p-p | -     |

## Notes:

- 1. The jitter  $(R_{CBHPJ})$  and amplitude have to be correlated, for example, by a PCB trace.
- 2. For recommended operating conditions, see Table 3.

The sinusoidal jitter may have any amplitude and frequency in the unshaded region of this figure.



Figure 22. QSGMII single-frequency sinusoidal jitter limits

## 3.11.3 1000Base-KX interface

This section discusses the electrical characteristics for the 1000Base-KX. Only ACcoupled operation is supported.

QorlQ T1040, T1020 Data Sheet, Rev. 2, 06/2015



## 3.11.3.1 1000Base-KX DC electrical characteristics

## 3.11.3.1.1 1000Base-KX Transmitter DC Specifications

This table describes the 1000Base-KX SerDes transmitter DC specification at TP1 per IEEE Std 802.3ap-2007. Transmitter DC characteristics are measured at the transmitter outputs (SD1\_TXn\_P and SD1\_TXn\_N).

Table 45. 1000Base-KX Transmitter DC Specifications

| Parameter                   | Symbols                 | Min | Тур | Max  | Units | Notes |
|-----------------------------|-------------------------|-----|-----|------|-------|-------|
| Output differential voltage | V <sub>TX-DIFFp-p</sub> | 800 | -   | 1600 | mV    | 1     |
| Differential resistance     | T <sub>RD</sub>         | 80  | 100 | 120  | ohm   | -     |

### Notes:

## 3.11.3.1.2 1000Base-KX Receiver DC Specifications

Table below provides the 1000Base-KX receiver DC timing specifications.

Table 46. 1000Base-KX Receiver DC Specifications

| Input differential V <sub>RX-DIFFp-p</sub> 1600 mV 1  Differential T <sub>RDIN</sub> 80 - 120 ohm - | Parameter               | Symbols                 | Min | Typical | Max  | Units | Notes |
|-----------------------------------------------------------------------------------------------------|-------------------------|-------------------------|-----|---------|------|-------|-------|
| 110114                                                                                              | ·                       | V <sub>RX-DIFFp-p</sub> | -   | -       | 1600 | mV    | 1     |
| resistance                                                                                          | Differential resistance | T <sub>RDIN</sub>       | 80  | -       | 120  | ohm   | -     |

Notes:

## 3.11.3.2 1000Base-KX AC electrical characteristics

# 3.11.3.2.1 1000Base-KX Transmitter AC Specifications

Table below provides the 1000Base-KX transmitter AC specification.

Table 47. 1000Base-KX Transmitter AC Specifications

| Parameter | Symbols           | Min         | Typical | Max             | Units | Notes |
|-----------|-------------------|-------------|---------|-----------------|-------|-------|
| Baud Rate | T <sub>BAUD</sub> | 1.25-100ppm | 1.25    | 1.25+100pp<br>m | Gb/s  | -     |

<sup>1.</sup> SRDSxLNmTECR0[AMP\_RED]=00\_0000.

<sup>2.</sup> For recommended operating conditions, see Table 3.

<sup>1.</sup> For recommended operating conditions, see Table 3.



Table 47. 1000Base-KX Transmitter AC Specifications (continued)

| Parameter                                                 | Symbols          | Min | Typical | Max  | Units  | Notes |
|-----------------------------------------------------------|------------------|-----|---------|------|--------|-------|
| Uncorrelated High<br>Probability Jitter/<br>Random Jitter | $T_{UHPJ}T_{RJ}$ | -   | -       | 0.15 | UI p-p | -     |
| Deterministic Jitter                                      | T <sub>DJ</sub>  | -   | -       | 0.10 | UI p-p | -     |
| Total Jitter                                              | T <sub>TJ</sub>  | -   | -       | 0.25 | UI p-p | 1     |

## Notes:

- 1. Total jitter is specified at a BER of 10<sup>-12</sup>.
- 2. For recommended operating conditions, Table 3.

## 3.11.3.2.2 1000Base-KX Receiver AC Specifications

Table below provides the 1000Base-KX receiver AC specification with parameters guided by IEEE Std 802.3ap-2007.

Table 48. 1000Base-KX Receiver AC Specifications

| Parameter                  | Symbols             | Min         | Typical | Max             | Units  | Notes |
|----------------------------|---------------------|-------------|---------|-----------------|--------|-------|
| Receiver Baud Rate         | T <sub>BAUD</sub>   | 1.25-100ppm | 1.25    | 1.25+100pp<br>m | Gb/s   | -     |
| Random Jitter              | R <sub>RJ</sub>     | -           | -       | 0.15            | UI p-p | 1     |
| Sinusoidal Jitter, maximum | R <sub>SJ-max</sub> | -           | -       | 0.10            | UI p-p | 2     |
| Total Jitter               | R <sub>TJ</sub>     | -           | -       | See Note 3      | UI p-p | 2     |

### Notes:

- 1. Random jitter is specified at a BER of 10<sup>-12</sup>.
- 2. The receiver interference tolerance level of this parameter shall be measured as described in Annex 69A of the IEEE Std 802.3ap-2007.
- 3. Per IEEE 802.3ap-clause 70.
- 4. The AC specifications do not include Refclk jitter.
- 5. For recommended operating conditions, Table 3.

# 3.11.4 RGMII electrical specifications

This section discusses the electrical characteristics for the RGMII interface.

## 3.11.4.1 RGMII DC electrical characteristics

This table shows the DC electrical characteristics for the RGMII interface.



# Table 49. RGMII DC electrical characteristics(LV<sub>DD</sub>, L1V<sub>DD</sub> = 2.5 V)<sup>4</sup>

| Parameters                                                                    | Symbol          | Min        | Max        | Unit | Notes |
|-------------------------------------------------------------------------------|-----------------|------------|------------|------|-------|
| Input high voltage                                                            | V <sub>IH</sub> | 0.7 * LVDD | -          | V    | 1     |
| Input low voltage                                                             | V <sub>IL</sub> | -          | 0.2 * LVDD | V    | 1     |
| Input current (LV <sub>IN</sub> =0 V or LV <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IH</sub> | -          | ±50        | μΑ   | 2, 3  |
| Output high voltage (LV <sub>DD</sub> = min,I <sub>OH</sub> = -1.0 mA)        | V <sub>OH</sub> | 2.00       | -          | V    | 3     |
| Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 1.0 mA)         | V <sub>OL</sub> | -          | 0.4        | V    | 3     |

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $LV_{IN}$  values found in Table 3.
- 2. The symbol LV<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> and L1V<sub>IN</sub> symbol referenced in Recommended operating conditions.
- 3. The symbol  $LV_{DD}$ , in this case, represents the  $LV_{DD}$  and  $L1V_{DD}$  symbol referenced in Recommended operating conditions.
- 4. For recommended operating conditions, see Table 3.

This table provides the DC electrical characteristics for the RGMII interface at  $L1V_{DD}/LV_{DD} = 1.8 \text{ V}$ .

Table 50. RGMII DC electrical characteristics(1.8 V)<sup>4</sup>

| Parameter                                                                       | Symbol          | Min        | Max        | Unit | Notes |
|---------------------------------------------------------------------------------|-----------------|------------|------------|------|-------|
| Input high voltage                                                              | V <sub>IH</sub> | 0.7 * LVDD | -          | V    | 1     |
| Input low voltage                                                               | V <sub>IL</sub> | -          | 0.2 * LVDD | V    | 1     |
| Input current (LV <sub>IN</sub> = 0 V or L1V <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IN</sub> | -          | ±50        | μΑ   | 2, 3  |
| Output high voltage (LV <sub>DD</sub> = min, I <sub>OH</sub> = -0.5 mA)         | V <sub>OH</sub> | 1.35       | -          | V    | 3     |
| Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA)           | V <sub>OL</sub> | -          | 0.4        | V    | 3     |

## Notes:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the min and max  $LV_{IN}$  values found in Table 3.
- 2. The symbol LV<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> and L1V<sub>IN</sub> symbol referenced in Recommended operating conditions.
- 3. The symbol LV<sub>DD</sub>, in this case, represents the LV<sub>DD</sub> and L1V<sub>DD</sub> symbol referenced in Recommended operating conditions.
- 4. For recommended operating conditions, see Table 3.

# 3.11.4.2 RGMII AC timing specifications

This table presents the RGMII AC timing specifications.

Table 51. RGMII AC timing specifications  $(LV_{DD} = 2.5 / 1.8 V)^8$ 

| Parameter/Condition                        | Symbol <sup>1</sup>                 | Min  | Тур | Max | Unit | Notes |
|--------------------------------------------|-------------------------------------|------|-----|-----|------|-------|
| Data to clock output skew (at transmitter) | t <sub>SKRGT_TX</sub>               | -620 | 0   | 520 | ps   | 7     |
| Data to clock input skew (at receiver)     | t <sub>SKRGT_RX</sub>               | 2.0  | -   | 3.0 | ns   | 2     |
| Clock period duration                      | t <sub>RGT</sub>                    | 7.2  | 8.0 | 8.8 | ns   | 3     |
| Duty cycle for 10BASE-T and 100BASE-TX     | t <sub>RGTH</sub> /t <sub>RGT</sub> | 40   | 50  | 60  | %    | 3, 4  |
| Duty cycle for Gigabit                     | t <sub>RGTH</sub> /t <sub>RGT</sub> | 45   | 50  | 55  | %    | -     |



# Table 51. RGMII AC timing specifications (LV<sub>DD</sub> = 2.5/1.8 V)<sup>8</sup> (continued)

| Parameter/Condition        | Symbol <sup>1</sup> | Min | Тур | Max  | Unit | Notes |
|----------------------------|---------------------|-----|-----|------|------|-------|
| Rise time (20%-80%)        | t <sub>RGTR</sub>   | -   | -   | -    | ns   | 5, 6  |
| L1/LV <sub>DD</sub> = 2.5V |                     |     |     | 0.75 |      |       |
| L1/LV <sub>DD</sub> = 1.8V |                     |     |     | 0.54 |      |       |
| Fall time (20%-80%)        | t <sub>RGTF</sub>   | -   | -   | -    | ns   | 5, 6  |
| L1/LV <sub>DD</sub> = 2.5V |                     |     |     | 0.75 |      |       |
| L1/LV <sub>DD</sub> = 1.8V |                     |     |     | 0.54 |      |       |

## Notes:

- 1. In general, the clock reference symbol representation for this section is based on the symbols RGT to represent RGMII timing. Note that the notation for rise (R) and fall (F) times follows the clock symbol that is being represented. For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (RGT).
- 2. This implies that PC board design will require clocks to be routed such that an additional trace delay of greater than 2.5 ns is added to the associated clock signal. Many PHY vendors already incorporate the necessary delay inside their device. If so, additional PCB delay is probably not needed.
- 3. For 10 and 100 Mbps,  $t_{RGT}$  scales to 400 ns  $\pm$  40 ns and 40 ns  $\pm$  4 ns, respectively.
- 4. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three t<sub>RGT</sub> of the lowest speed transitioned between.
- 5. Applies to inputs and outputs.
- 6. System/board must be designed to ensure this input requirement to the chip is achieved. Proper device operation is guaranteed for inputs meeting this requirement by design, simulation, characterization, or functional testing.
- 7. The frequency of ECn\_RX\_CLK (input) should not exceed the frequency of ECn\_GTX\_CLK (output) by more than 300 ppm.
- 8. For recommended operating conditions, see Table 3.

This figure shows the RGMII AC timing and multiplexing diagrams.





Figure 23. RGMII AC timing and multiplexing diagrams

# Warning

Freescale guarantees timings generated from the MAC. Board designers must ensure delays needed at the PHY or the MAC.

# 3.11.5 MII electrical specifications

This section discusses the electrical characteristics for the MII interface.

## 3.11.5.1 MII DC electrical characteristics

This table shows the MII DC electrical characteristics when operating from a 3.3 V supply.



Table 52. MII DC electrical characteristics

| Parameter                                                                | Symbol          | Min         | Max         | Unit | Notes |
|--------------------------------------------------------------------------|-----------------|-------------|-------------|------|-------|
| Input high voltage                                                       | V <sub>IH</sub> | 0.7 * L1VDD | -           | V    | 1     |
| Input low voltage                                                        | V <sub>IL</sub> | -           | 0.2 * L1VDD | V    | 1     |
| Input high current (VIN= L1V <sub>DD</sub> )                             | I <sub>IH</sub> | -           | 50          | μΑ   | 2     |
| Input low current (VIN= GND)                                             | I <sub>IL</sub> | -50         | -           | μΑ   | 2     |
| Output high voltage (L1V <sub>DD</sub> = min, I <sub>OH</sub> = -2.0 mA) | V <sub>OH</sub> | 2.4         | -           | V    | -     |
| Output low voltage (L1V <sub>DD</sub> = min, I <sub>OL</sub> = 2.0 mA)   | V <sub>OL</sub> | -           | 0.40        | V    | -     |

<sup>1.</sup> The min VILand max VIH values are based on the respective min and max L1V<sub>IN</sub> values found in Table 3

This table shows the MII DC electrical characteristics when operating from a 2.5 V supply.

Table 53. MII DC electrical characteristics

| Parameter                                                                | Symbol          | Min         | Max         | Unit | Notes |
|--------------------------------------------------------------------------|-----------------|-------------|-------------|------|-------|
| Input high voltage                                                       | V <sub>IH</sub> | 0.7 * L1VDD | -           | V    | 1     |
| Input low voltage                                                        | V <sub>IL</sub> | -           | 0.2 * L1VDD | V    | 1     |
| Input high current (VIN= L1V <sub>DD</sub> )                             | I <sub>IH</sub> | -           | 50          | μΑ   | 2     |
| Input low current (VIN= GND)                                             | I <sub>IL</sub> | -50         | -           | μΑ   | 2     |
| Output high voltage (L1V <sub>DD</sub> = min, I <sub>OH</sub> = -1.0 mA) | V <sub>OH</sub> | 2.0         | -           | V    | -     |
| Output low voltage (L1V <sub>DD</sub> = min, I <sub>OL</sub> = 1.0 mA)   | V <sub>OL</sub> | -           | 0.40        | V    | -     |

<sup>1.</sup> The min VILand max VIH values are based on the respective min and max  $L1V_{IN}$  values found in Table 3

# 3.11.5.2 MII AC timing specifications

This section describes the MII transmit and receive AC timing specifications.

Table 54. MII transmit AC timing specifications

| Parameter                                       | Symbol              | Min | Тур | Max | Unit |
|-------------------------------------------------|---------------------|-----|-----|-----|------|
| TX_CLK clock period 10 Mbps                     | t <sub>MTX</sub>    | -   | 400 | -   | ns   |
| TX_CLK clock period 100 Mbps                    | t <sub>MTX</sub>    | -   | 40  | -   | ns   |
| TX_CLK duty cycle                               | tMTXH/tMTX          | 35  | -   | 65  | %    |
| TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay | t <sub>MTKHDX</sub> | 0   | -   | 25  | ns   |
| TX_CLK data clock rise (20%-80%)                | t <sub>MTXR</sub>   | 1.0 | -   | 4.0 | ns   |
| TX_CLK data clock fall (80%-20%)                | t <sub>MTXF</sub>   | 1.0 | -   | 4.0 | ns   |

This figure shows the MII transmit AC timing diagram.

<sup>2.</sup> The symbol VIN, in this case, represents the L1VIN symbols referenced in Table for "Absolute Maximum Ratings"

<sup>2.</sup> The symbol VIN, in this case, represents the L1VIN symbols referenced in Table for "Absolute Maximum Ratings"





Figure 24. MII transmit AC timing diagram

This table provides the MII receive AC timing specifications.

Table 55. MII receive AC timing specifications

| Parameter                                   | Symbol                              | Min  | Тур | Max | Unit |
|---------------------------------------------|-------------------------------------|------|-----|-----|------|
| RX_CLK clock period 10 Mbps                 | t <sub>MRX</sub>                    | -    | 400 | -   | ns   |
| RX_CLK clock period 100 Mbps                | t <sub>MRX</sub>                    | -    | 40  | -   | ns   |
| RX_CLK duty cycle                           | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35   | -   | 65  | %    |
| RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub>                 | 10.0 | -   | -   | ns   |
| RXD[3:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>MRDXKH</sub>                 | 10.0 | -   | -   | ns   |
| RX_CLK clock rise (20%-80%)                 | t <sub>MRXR</sub>                   | 1.0  | -   | 4.0 | ns   |
| RX_CLK clock fall time (80%-20%)            | t <sub>MRXF</sub>                   | 1.0  | -   | 4.0 | ns   |

<sup>1.</sup>The frequency of RX\_CLK (input) should not exceed the frequency of TX\_CLK (input) by more than 300 ppm.

This figure provides the AC test load for the Ethernet controller.



Figure 25. Ethernet controller AC test load

This figure shows the MII receive AC timing diagram.

<sup>2.</sup> For recommended operating conditions, see Table 3





Figure 26. MII receive AC timing diagram

# 3.11.6 Ethernet management interface (EMI)

This section discusses the electrical characteristics for the EMI1 interface.

The EMI1 interface timing is compatible with IEEE Std 802.3<sup>™</sup> clause 22.

# 3.11.6.1 Ethernet management interface 1 DC electrical characteristics

The DC electrical characteristics for EMI1\_MDIO and EMI1\_MDC are provided in this section. The pins are available on  $LV_{DD}$  and  $L1V_{DD}$ . Refer to Table 3 for operating voltages.

Table 56. Ethernet management interface 1 DC electrical characteristics  $(L1V_{DD} = 3.3 \text{ V})^3$ 

| Parameter                                                                      | Symbol          | Min         | Max         | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|-------------|-------------|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 0.7 * L1VDD | -           | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | -           | 0.2 * L1VDD | V    | 1     |
| Input current (LV <sub>IN</sub> = 0 V or LV <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IN</sub> | -           | ±50         | μΑ   | 2     |
| Output high voltage (L1V <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)         | V <sub>OH</sub> | 2.4         | -           | V    | -     |
| Output low voltage (L1V <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)           | V <sub>OL</sub> | -           | 0.4         | V    | -     |

## Notes:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $L1V_{IN}$  values found in Table 3.
- 2. The symbol LV<sub>IN</sub>, in this case, represents the L1V<sub>IN</sub> symbol referenced in Recommended operating conditions
- 3. For recommended operating conditions, see Table 3



# Table 57. Ethernet management interface 1 DC electrical characteristics (LV<sub>DD</sub>= 2.5 V)<sup>3, 4</sup>

| Parameters                                                              | Symbol          | Min        | Max        | Unit | Notes |
|-------------------------------------------------------------------------|-----------------|------------|------------|------|-------|
| Input high voltage                                                      | V <sub>IH</sub> | 0.7 * LVDD | -          | V    | 1, 4  |
| Input low voltage                                                       | V <sub>IL</sub> | -          | 0.2 * LVDD | V    | 1, 4  |
| Input high current (V <sub>IN</sub> = LV <sub>DD</sub> )                | I <sub>IH</sub> | -          | 50         | μΑ   | 2, 4  |
| Input low current (V <sub>IN</sub> = GND)                               | I <sub>IL</sub> | -50        | -          | μΑ   | -     |
| Output high voltage (LV <sub>DD</sub> = min, I <sub>OH</sub> = -1.0 mA) | V <sub>OH</sub> | 2.00       | -          | V    | -     |
| Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 1.0 mA)   | V <sub>OL</sub> | -          | 0.40       | V    | -     |

## Notes:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $LV_{IN}/L1V_{IN}$  values found in Table 3.
- 2. The symbol VIN, in this case, represents the LV<sub>IN</sub>/L1V<sub>IN</sub> symbols referenced in Recommended operating conditions.
- 3. For recommended operating conditions, see Table 3.
- 4. The symbol  $LV_{DD}$ , in this case, represents the  $LV_{DD}/L1V_{DD}$  symbols referenced in Recommended operating conditions.

Table 58. Ethernet management interface 1 DC electrical characteristics(1.8 V)<sup>3</sup>

| Parameter                                                                      | Symbol          | Min        | Max           | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|------------|---------------|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 0.7 * LVDD | -             | V    | 1, 4  |
| Input low voltage                                                              | V <sub>IL</sub> | -          | 0.2 *<br>LVDD | V    | 1, 4  |
| Input current (LV <sub>IN</sub> = 0 V or LV <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IN</sub> | -          | ±50           | μΑ   | 2, 4  |
| Output high voltage (LV <sub>DD</sub> = min, I <sub>OH</sub> = -0.5 mA)        | V <sub>OH</sub> | 1.35       | -             | V    | 4     |
| Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA)          | V <sub>OL</sub> | -          | 0.4           | V    | 4     |

#### Notes:

- 1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the min and max LV<sub>IN</sub>/L1V<sub>IN</sub> respective values found in Table 3.
- 2. The symbol LV<sub>IN</sub> represents the LV<sub>IN</sub>/L1V<sub>IN</sub> symbols referenced in Recommended operating conditions.
- 3. For recommended operating conditions, see Table 3.
- 4. The symbol  $LV_{DD}$ , in this case, represents the  $LV_{DD}$  and  $L1V_{DD}$  symbols referenced in Recommended operating conditions.

# 3.11.6.2 Ethernet management interface 1 AC electrical specifications

This table provides the Ethernet management interface 1 AC timing specifications.

Table 59. Ethernet management interface 1 AC timing specifications<sup>5</sup>

| Parameter/Condition        | Symbol <sup>1</sup> | Min | Тур | Max | Unit | Notes |
|----------------------------|---------------------|-----|-----|-----|------|-------|
| MDC frequency              | f <sub>MDC</sub>    | -   | -   | 2.5 | MHz  | 2     |
| MDC clock pulse width high | t <sub>MDCH</sub>   | 160 | -   | -   | ns   | -     |



# Table 59. Ethernet management interface 1 AC timing specifications<sup>5</sup> (continued)

| Parameter/Condition    | Symbol <sup>1</sup> | Min                              | Тур | Max                              | Unit | Notes |
|------------------------|---------------------|----------------------------------|-----|----------------------------------|------|-------|
| MDC to MDIO delay      | t <sub>MDKHDX</sub> | (5 x t <sub>enet_clk</sub> ) - 3 | -   | (5 x t <sub>enet_clk</sub> ) + 3 | ns   | 3, 4  |
| MDIO to MDC setup time | t <sub>MDDVKH</sub> | 8                                | -   | -                                | ns   | -     |
| MDIO to MDC hold time  | t <sub>MDDXKH</sub> | 0                                | -   | -                                | ns   | -     |

### Notes:

- 1. The symbols used for timing specifications follow the pattern of  $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$  for inputs and  $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)}$  for outputs. For example,  $t_{MDKHDX}$  symbolizes management data timing (MD) for the time  $t_{MDC}$  from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also,  $t_{MDDVKH}$  symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the  $t_{MDC}$  clock reference (K) going to the high (H) state or setup time.
- 2. This parameter is dependent on the Ethernet clock frequency (MDIO\_CFG [MDIO\_CLK\_DIV] field determines the clock frequency of the MgmtClk Clock EC\_MDC).
- 3. This parameter is dependent on the Ethernet clock frequency. The delay is equal to 5 Ethernet clock periods  $\pm$  3 ns. For example, with an Ethernet clock of 400 MHz, the min/max delay is 12.5 ns  $\pm$  3 ns.
- 4. t<sub>enet clk</sub> is the Ethernet clock period (Frame Manager clock period x 2).
- 5. For recommended operating conditions, see Table 3.

# 3.11.7 IEEE 1588 electrical specifications

## 3.11.7.1 IEEE 1588 DC electrical characteristics

This table shows IEEE 1588 DC electrical characteristics when operating at  $LV_{DD} = 3.3$  V supply.

Table 60. IEEE 1588 DC electrical characteristics(LV<sub>DD</sub> = 3.3 V)<sup>3</sup>

| Parameters                                                                     | Symbol          | Min        | Max        | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|------------|------------|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 0.7 * LVDD | -          | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | -          | 0.2 * LVDD | V    | 1     |
| Input current (LV <sub>IN</sub> = 0 V or LV <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IH</sub> | -          | ±50        | μΑ   | 2     |
| Output high voltage (LV <sub>DD</sub> = min, I <sub>OH</sub> = -2.0 mA)        | V <sub>OH</sub> | 2.4        | -          | V    | -     |
| Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 2.0 mA)          | V <sub>OL</sub> | -          | 0.40       | V    | -     |

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $LV_{IN}$  values found in Table 3.
- 2. The symbol  $LV_{IN}$ , in this case, represents the  $LV_{IN}$  symbol referenced in Recommended operating conditions.
- 3. For recommended operating conditions, see Table 3.

This table shows IEEE 1588 DC electrical characteristics when operating at  $LV_{DD} = 2.5$  V supply.



Table 61. IEEE 1588 DC electrical characteristics(LV<sub>DD</sub> = 2.5 V)<sup>3</sup>

| Parameters                                                                     | Symbol          | Min        | Max        | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|------------|------------|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 0.7 * LVDD | -          | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | -          | 0.2 * LVDD | V    | 1     |
| Input current (LV <sub>IN</sub> = 0 V or LV <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IH</sub> | -          | ±50        | μΑ   | 2     |
| Output high voltage (LV <sub>DD</sub> = min, I <sub>OH</sub> = -1.0 mA)        | V <sub>OH</sub> | 2.00       | -          | ٧    | -     |
| Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 1.0 mA)          | V <sub>OL</sub> | -          | 0.40       | V    | -     |

<sup>1.</sup> The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $LV_{IN}$  values found in Table 3.

This table shows IEEE 1588 DC electrical characteristics when operating at  $LV_{DD} = 1.8$  V supply.

Table 62. IEEE 1588 DC electrical characteristics(LV<sub>DD</sub> = 1.8 V)<sup>3</sup>

| Parameters                                                                     | Symbol          | Min        | Max        | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|------------|------------|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 0.7 * LVDD | -          | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | -          | 0.2 * LVDD | V    | 1     |
| Input current (LV <sub>IN</sub> = 0 V or LV <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IH</sub> | -          | ±50        | μΑ   | 2     |
| Output high voltage (LV <sub>DD</sub> = min, I <sub>OH</sub> = -0.5 mA)        | V <sub>OH</sub> | 1.35       | -          | V    | -     |
| Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA)          | V <sub>OL</sub> | -          | 0.40       | V    | -     |

<sup>1.</sup> The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $LV_{IN}$  values found in Table 3.

# 3.11.7.2 IEEE 1588 AC specifications

This table provides the IEEE 1588 AC timing specifications.

Table 63. IEEE 1588 AC timing specifications<sup>5</sup>

| Parameter/Condition                  | Symbol                                            | Min      | Тур | Max                     | Unit | Notes   |
|--------------------------------------|---------------------------------------------------|----------|-----|-------------------------|------|---------|
| TSEC_1588_CLK_IN clock period        | t <sub>T1588CLK</sub>                             | FM_CLK/2 | -   | T <sub>RX_CLK</sub> x 7 | ns   | 1, 3, 6 |
| TSEC_1588_CLK_IN duty cycle          | t <sub>T1588CLKH</sub> /<br>t <sub>T1588CLK</sub> | 40       | 50  | 60                      | %    | 2       |
| TSEC_1588_CLK_IN peak-to-peak jitter | t <sub>T1588CLKINJ</sub>                          | -        | -   | 250                     | ps   | -       |
| Rise time TSEC_1588_CLK_IN (20%-80%) | t <sub>T1588CLKINR</sub>                          | 1.0      | -   | 2.0                     | ns   | -       |
| Fall time TSEC_1588_CLK_IN (80%-20%) | t <sub>T1588CLKINF</sub>                          | 1.0      | -   | 2.0                     | ns   | -       |
| TSEC_1588_CLK_OUT clock period       | t <sub>T1588CLKOUT</sub>                          | 5.0      | -   | -                       | ns   | 4       |

<sup>2.</sup> The symbol  $LV_{IN}$ , in this case, represents the  $LV_{IN}$  symbol referenced in Recommended operating conditions.

<sup>3.</sup> For recommended operating conditions, see Table 3.

<sup>2.</sup> The symbol LV<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Recommended operating conditions.

<sup>3.</sup> For recommended operating conditions, see Table 3.



Table 63. IEEE 1588 AC timing specifications<sup>5</sup> (continued)

| Parameter/Condition              | Symbol                                                  | Min                           | Тур | Max | Unit | Notes |
|----------------------------------|---------------------------------------------------------|-------------------------------|-----|-----|------|-------|
| TSEC_1588_CLK_OUT duty cycle     | t <sub>T1588</sub> CLKOTH/<br>t <sub>T1588</sub> CLKOUT | 30                            | 50  | 70  | %    | -     |
| TSEC_1588_PULSE_OUT1/2,          | t <sub>T1588OV</sub>                                    | 0.5                           | -   | 3.0 | ns   | -     |
| TSEC_1588_ALARM_OUT1/2           |                                                         |                               |     |     |      |       |
| TSEC_1588_TRIG_IN1/2 pulse width | t <sub>T1588TRIGH</sub>                                 | 2 x t <sub>T1588CLK_MAX</sub> | -   | -   | ns   | 3     |

#### Notes:

- 1.T<sub>RX\_CLK</sub> is the maximum clock period of ethernet receiving clock selected by TMR\_CTRL[CKSEL]. See the chip reference manual for a description of TMR\_CTRL registers.
- 2. It needs to be at least two times the clock period of the clock selected by TMR\_CTRL[CKSEL]. See the chip reference manual for a description of TMR\_CTRL registers.
- 3. The maximum value of  $t_{T1588CLK}$  is not only defined by the value of  $t_{T1588CLK}$ , but also defined by the recovered clock. For example, for 10/100/1000 Mbps modes, the maximum value of  $t_{T1588CLK}$  will be 2800, 280, and 56 ns, respectively.
- 4. There are 3 input clock sources for 1588 that is, TSEC\_1588\_CLK\_IN, RTC and MAC clock / 2. When using TSEC\_1588\_CLK\_IN, the minimum clock period is 2 x  $t_{T1588CLK}$ .
- 5. For recommended operating conditions, see Table 3.
- FM\_CLK = platform clock

This figure shows the data and command output AC timing diagram.



**Note:** The output delay is counted starting at the rising edge if t<sub>T1588CLKOUT</sub> is non-inverting. Otherwise, it is counted starting at the falling edge.

Figure 27. IEEE 1588 output AC timing

This figure shows the data and command input AC timing diagram.



Figure 28. IEEE 1588 input AC timing

QorlQ T1040, T1020 Data Sheet, Rev. 2, 06/2015



# 3.12 QUICC Engine Specifications

# 3.12.1 HDLC, Transparent, and Synchronous UART interfaces

This section describes the DC and AC electrical specifications for the high level data link control HDLC, transparent and synchronous UART.

# 3.12.1.1 HDLC, Transparent and Synchronous UART DC electrical characteristics

This table provides the DC electrical characteristics for the HDLC, Transparent and Synchronous UART protocols.

Table 64. HDLC, Transparent and Synchronous UART DC electrical characteristics (DVDD=3.3V)<sup>3</sup>

| Parameter                                                                    | Symbol          | Min        | Max        | Unit | Notes |
|------------------------------------------------------------------------------|-----------------|------------|------------|------|-------|
| Input high voltage                                                           | V <sub>IH</sub> | 0.7 * DVDD | -          | V    | 1     |
| Input low voltage                                                            | V <sub>IL</sub> | -          | 0.2 * DVDD | V    | 1     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = DV <sub>DD</sub> ) | I <sub>IN</sub> | -          | ±50        | μΑ   | 2     |
| Output high voltage (DV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)        | V <sub>OH</sub> | 2.4        | -          | V    | -     |
| Output low voltage (DV <sub>DD</sub> = min, I <sub>OH</sub> = 2 mA)          | V <sub>OL</sub> | -          | 0.4        | V    | -     |

<sup>1.</sup> The min  $V_{\text{IL}}$  and max  $V_{\text{IH}}$  values are based on the respective min and max  $DV_{\text{IN}}$  values found in Table 3

This table provides the DC electrical characteristics for the HDLC, Transparent and Synchronous UART protocols.

Table 65. HDLC, Transparent and Synchronous UART DC electrical characteristics (DVDD=2.5V)<sup>3</sup>

| Parameter                                                                    | Symbol          | Min        | Max        | Unit | Notes |
|------------------------------------------------------------------------------|-----------------|------------|------------|------|-------|
| Input high voltage                                                           | V <sub>IH</sub> | 0.7 * DVDD | -          | V    | 1     |
| Input low voltage                                                            | V <sub>IL</sub> | -          | 0.2 * DVDD | V    | 1     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = DV <sub>DD</sub> ) | I <sub>IN</sub> | -          | ±50        | μΑ   | 2     |
| Output high voltage (DV <sub>DD</sub> = min, I <sub>OH</sub> = -1 mA)        | V <sub>OH</sub> | 2.0        | -          | V    | -     |
| Output low voltage (DV <sub>DD</sub> = min, I <sub>OH</sub> = 1 mA)          | V <sub>OL</sub> | -          | 0.4        | V    | -     |

<sup>1.</sup> The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max DV<sub>IN</sub> values found in Table 3

<sup>2.</sup> The symbol V<sub>IN</sub>, in this case, represents the input voltage of the supply. It is referenced in Recommended operating conditions.

<sup>3.</sup> For recommended operating conditions, see Table 3.



Table 65. HDLC, Transparent and Synchronous UART DC electrical characteristics (DVDD=2.5V)<sup>3</sup>

| Parameter                                                                          | Symbol           | Min                   | Max             | Unit        | Notes |
|------------------------------------------------------------------------------------|------------------|-----------------------|-----------------|-------------|-------|
| 2. The symbol $V_{\text{IN}}$ , in this case, represents the inpurpose conditions. | ut voltage of th | e supply. It is refer | enced in Recomm | ended opera | ting  |
| 3. For recommended operating conditions, see Tab                                   | ole 3.           |                       |                 |             |       |

# 3.12.1.2 HDLC, Transparent and Synchronous UART AC timing specifications

This table provides the input and output AC timing specifications for HDLC, and Transparent and Synchronous UART protocols.

Table 66. HDLC, Transparent AC timing specifications

| Parameter                              | Symbol              | Min | Max | Unit | Notes |
|----------------------------------------|---------------------|-----|-----|------|-------|
| Outputs-Internal clock delay           | t <sub>HIKHOV</sub> | 0   | 5.5 | ns   | 1     |
| Outputs-External clock delay           | t <sub>HEKHOV</sub> | 1   | 8.5 | ns   | 1     |
| Outputs-Internal clock High Impedance  | t <sub>HIKHOX</sub> | 0   | 5.5 | ns   | 1     |
| Outputs-External clock High Impedance  | t <sub>HEKHOX</sub> | 1   | 8.2 | ns   | 1     |
| Inputs-Internal clock input setup time | t <sub>HIIVKH</sub> | 8.0 | -   | ns   | -     |
| Inputs-External clock input setup time | t <sub>HEIVKH</sub> | 4   | -   | ns   | -     |
| Inputs-Internal clock input Hold time  | t <sub>HIIXKH</sub> | 0   | -   | ns   | -     |
| Inputs-External clock input hold time  | t <sub>HEIXKH</sub> | 1   | -   | ns   | -     |

#### Notes:

- 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- 2. For recommended operating conditions, see Table 3.
- 3. The Maximum frequency of operation is 50MHz

This table provides the input and output AC timing specifications for the synchronous UART protocols.

Table 67. Synchronous UART AC timing specifications

| Parameter                              | Symbol              | Min | Max | Unit | Notes |
|----------------------------------------|---------------------|-----|-----|------|-------|
| Outputs-Internal clock delay           | t <sub>HIKHOV</sub> | 0   | 11  | ns   | 1     |
| Outputs-External clock delay           | t <sub>HEKHOV</sub> | 1   | 14  | ns   | 1     |
| Outputs-Internal clock High Impedance  | t <sub>HIKHOX</sub> | 0   | 11  | ns   | 1     |
| Outputs-External clock High Impedance  | t <sub>HEKHOX</sub> | 1   | 14  | ns   | 1     |
| Inputs-Internal clock input setup time | t <sub>HIIVKH</sub> | 10  | -   | ns   | -     |
| Inputs-External clock input setup time | t <sub>HEIVKH</sub> | 8   | -   | ns   | -     |



Table 67. Synchronous UART AC timing specifications (continued)

| Parameter                             | Symbol              | Min | Max | Unit | Notes |
|---------------------------------------|---------------------|-----|-----|------|-------|
| Inputs-Internal clock input Hold time | t <sub>HIIXKH</sub> | 0   | -   | ns   | -     |
| Inputs-External clock input hold time | t <sub>HEIXKH</sub> | 1   | -   | ns   | -     |

## Notes:

- 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- 2. For recommended operating conditions, see Table 3.

This figure provides the AC test load.



Figure 29. AC test load

These figures represent the AC timing from Table 66 and Table 67. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. This figure shows the timing with external clock.



Figure 30. AC timing (external clock) diagram

This figure shows the timing with internal clock.





Note: The clock edge is selectable

Figure 31. AC timing (internal clock) diagram

## 3.12.2 TDM/SI

This section describes the DC and AC electrical specifications for the time-division-multiplexed and serial interface (TDM/SI).

## 3.12.2.1 TDM/SI DC electrical characteristics

This table provides the TDM/SI DC electrical characteristics.

Table 68. TDM/SI DC electrical characteristics (DVDD=3.3V)<sup>3</sup>

| Parameter                                                                    | Symbol          | Min        | Max        | Unit | Notes |
|------------------------------------------------------------------------------|-----------------|------------|------------|------|-------|
| Input high voltage                                                           | V <sub>IH</sub> | 0.7 * DVDD | -          | V    | 1     |
| Input low voltage                                                            | V <sub>IL</sub> | -          | 0.2 * DVDD | V    | 1     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = DV <sub>DD</sub> ) | I <sub>IN</sub> | -          | ±50        | μΑ   | 2     |
| Output high voltage (DV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)        | V <sub>OH</sub> | 2.4        | -          | V    | -     |
| Output low voltage (DV <sub>DD</sub> = min, I <sub>OH</sub> = 2 mA)          | V <sub>OL</sub> | -          | 0.4        | V    | -     |

<sup>1.</sup> The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $DV_{IN}$  values found in Table 3

Table 69. TDM/SI DC electrical characteristics (DVDD=2.5V)<sup>3</sup>

| Parameter                                                                    | Symbol          | Min        | Max        | Unit | Notes |
|------------------------------------------------------------------------------|-----------------|------------|------------|------|-------|
| Input high voltage                                                           | V <sub>IH</sub> | 0.7 * DVDD | -          | V    | 1     |
| Input low voltage                                                            | V <sub>IL</sub> | -          | 0.2 * DVDD | V    | 1     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = DV <sub>DD</sub> ) | I <sub>IN</sub> | -          | ±50        | μΑ   | 2     |

<sup>2.</sup> The symbol  $V_{IN}$ , in this case, represents the input voltage of the supply. It is referenced in Recommended operating conditions.

<sup>3.</sup> For recommended operating conditions, see Table 3.



# Table 69. TDM/SI DC electrical characteristics (DVDD=2.5V)<sup>3</sup> (continued)

| Parameter                                                             | Symbol          | Min | Max | Unit | Notes |
|-----------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Output high voltage (DV <sub>DD</sub> = min, I <sub>OH</sub> = -1 mA) | V <sub>OH</sub> | 2.0 | -   | V    | -     |
| Output low voltage (DV <sub>DD</sub> = min, I <sub>OH</sub> = 1 mA)   | V <sub>OL</sub> | -   | 0.4 | ٧    | -     |

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $DV_{IN}$  values found in Table 3
- 2. The symbol  $V_{IN}$ , in this case, represents the input voltage of the supply. It is referenced in Recommended operating conditions.
- 3. For recommended operating conditions, see Table 3.

# 3.12.2.2 TDM/SI AC timing specifications

This table provides the TDM/SI input and output AC timing specifications.

Table 70. TDM/SI AC timing specifications <sup>1</sup>

| Parameter                                     | Symbol <sup>1</sup> | Min | Max | Unit |
|-----------------------------------------------|---------------------|-----|-----|------|
| TDM/SI outputs-External clock delay           | t <sub>SEKHOV</sub> | 2   | 11  | ns   |
| TDM/SI outputs-External clock High Impedance  | t <sub>SEKHOX</sub> | 2   | 10  | ns   |
| TDM/SI inputs-External clock input setup time | t <sub>SEIVKH</sub> | 5   | -   | ns   |
| TDM/SI inputs-External clock input hold time  | t <sub>SEIXKH</sub> | 2   | -   | ns   |

#### Notes:

- 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- 2. For recommended operating conditions, see Table 3.

## **NOTE**

The rise/fall time on QUICC Engine block input pins should not exceed 5 ns. This should be enforced especially on clock signals. Rise time refers to signal transitions from 10% to 90% of  $DV_{DD}$ ; fall time refers to transitions from 90% to 10% of  $DV_{DD}$ 

This figure provides the AC test load for the TDM/SI.



Figure 32. TDM/SI AC test load



This figure represents the AC timing from Table 70. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. This figure shows the TDM/SI timing with external clock.



Figure 33. TDM/SI AC timing (external clock) diagram

## 3.13 USB interface

This section provides the AC and DC electrical specifications for the USB interface.

# 3.13.1 USB DC electrical characteristics

This table provides the DC electrical characteristics for the USB interface at  $USB_HV_{DD} = 3.3 \text{ V}$ .

| Parameter                                                                                  | Symbol          | Min | Max | Unit | Notes |
|--------------------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                                         | V <sub>IH</sub> | 2.0 | -   | V    | 1     |
| Input low voltage                                                                          | V <sub>IL</sub> | -   | 0.8 | V    | 1     |
| Input current (USB_HV <sub>IN</sub> = 0 V or USB_HV <sub>IN</sub> = USB_HV <sub>DD</sub> ) | I <sub>IN</sub> | -   | ±50 | μΑ   | 2     |
| Output high voltage (USB_HV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)                  | V <sub>OH</sub> | 2.8 | -   | V    | -     |
| Output low voltage (USB_HV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)                    | V <sub>OL</sub> | -   | 0.3 | V    | -     |

Table 71. USB DC electrical characteristics (USB\_HV<sub>DD</sub> = 3.3 V) <sup>3</sup>

### Notes:

- 1. The min  $V_{\text{IL}}$  and max  $V_{\text{IH}}$  values are based on the respective min and max USB\_HV<sub>IN</sub> values found in Table 3.
- 2. The symbol USB\_HV<sub>IN</sub>, in this case, represents the USB\_HV<sub>IN</sub> symbol referenced in Recommended operating conditions
- 3. For recommended operating conditions, see Table 3



This table provides the DC electrical characteristics for the USBCLK at  $O1V_{DD} = 1.8 \text{ V}$ .

Table 72. USBCLK DC electrical characteristics (1.8 V)<sup>3</sup>

| Parameter                                                                     | Symbol          | Min  | Max | Unit | Notes |
|-------------------------------------------------------------------------------|-----------------|------|-----|------|-------|
| Input high voltage                                                            | V <sub>IH</sub> | 1.25 | -   | V    | 1     |
| Input low voltage                                                             | V <sub>IL</sub> | -    | 0.6 | V    | 1     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = O1V <sub>DD</sub> ) | I <sub>IN</sub> | -    | ±50 | μΑ   | 2     |

#### Notes:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $O1V_{IN}$  values found in Table 3.
- 2. The symbol V<sub>IN</sub>, in this case, represents the O1V<sub>IN</sub> symbol referenced in Recommended operating conditions.
- 3. For recommended operating conditions, see Table 3.

# 3.13.2 USB AC timing specifications

This section describes the AC timing specifications for the on-chip USB PHY. See Chapter 7 in the *Universal Serial Bus Revision 2.0 Specification* for more information.

This table provides the USB clock input (USBCLK) AC timing specifications.

Table 73. USBCLK AC timing specifications<sup>1</sup>

| Parameter                              | Condition                                                                                                       | Symbol                  | Min    | Тур | Max   | Unit | Notes |
|----------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------|--------|-----|-------|------|-------|
| Frequency range                        | -                                                                                                               | f <sub>USB_CLK_IN</sub> | -      | 24  | -     | MHz  | -     |
| Rise/Fall time                         | Measured between 10% and 90%                                                                                    | t <sub>USRF</sub>       | -      | -   | 6     | ns   | 2     |
| Clock frequency tolerance              | -                                                                                                               | t <sub>CLK_TOL</sub>    | -0.005 | 0   | 0.005 | %    | -     |
| Reference clock duty cycle             | Measured at rising edge and/or failing edge at O1V <sub>DD</sub> /2                                             | t <sub>CLK_DUTY</sub>   | 40     | 50  | 60    | %    | -     |
| Total input jitter/time interval error | RMS value measured with a second-order, band-pass filter of 500 kHz to 4 MHz bandwidth at 10 <sup>-12</sup> BER | t <sub>CLK_PJ</sub>     | -      | -   | 5     | ps   | -     |

#### Notes:

- 1. For recommended operating conditions, see Table 3
- 2. System/board must be designed to ensure the input requirement to the device is achieved. Proper device operation is guaranteed for inputs meeting this requirement by design, simulation, characterization, or functional testing.

# 3.14 Integrated flash controller

This section describes the DC and AC electrical specifications for the integrated flash controller.

QorlQ T1040, T1020 Data Sheet, Rev. 2, 06/2015



# 3.14.1 Integrated flash controller DC electrical characteristics

This table provides the DC electrical characteristics for the integrated flash controller when operating at  $OV_{DD}$ = 1.8 V.

Table 74. Integrated flash controller DC electrical characteristics (1.8 V)<sup>3</sup>

| Parameter                                     | Symbol          | Min  | Max  | Unit | Note |
|-----------------------------------------------|-----------------|------|------|------|------|
| Input high voltage                            | V <sub>IH</sub> | 1.2  | -    | V    | 1    |
| Input low voltage                             | V <sub>IL</sub> | -    | 0.6  | V    | 1    |
| Input current                                 | I <sub>IN</sub> | -    | ±50  | μΑ   | 2    |
| $(V_{IN} = 0 \text{ V or } V_{IN} = OV_{DD})$ |                 |      |      |      |      |
| Output high voltage                           | V <sub>OH</sub> | 1.35 | -    | V    | -    |
| $(OV_{DD} = min, I_{OH} = -0.5 mA)$           |                 |      |      |      |      |
| Output low voltage                            | V <sub>OL</sub> | -    | 0.32 | V    | -    |
| $(OV_{DD} = min, I_{OL} = 0.5 mA)$            |                 |      |      |      |      |

<sup>1.</sup> The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $OV_{IN}$  values found in Table 3.

# 3.14.2 Integrated flash controller AC timing

This section describes the AC timing specifications for the integrated flash controller.

## 3.14.2.1 Test condition

This figure provides the AC test load for the integrated flash controller.



Figure 34. Integrated flash controller AC test load

<sup>2.</sup> The symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in Recommended operating conditions.

<sup>3.</sup> For recommended operating conditions, see Table 3.



## 3.14.2.2 Integrated flash controller Input AC timing specifications

This table describes the input AC timing specifications of the IFC-GPCM and IFC-GASIC interface.

Table 75. Integrated Flash Controller input timing specifications for GPCM and GASIC mode (OV<sub>DD</sub> = 1.8 V)

| Parameter   | Symbol               | Min | Max | Unit | Notes |
|-------------|----------------------|-----|-----|------|-------|
| Input setup | t <sub>IBIVKH1</sub> | 4   | -   | ns   | -     |
| Input hold  | t <sub>IBIXKH1</sub> | 1   | -   | ns   | -     |

This figure shows the input AC timing diagram for IFC-GPCM, IFC-GASIC interface.



Figure 35. IFC-GPCM, IFC-GASIC input AC timings

This table describes the input timing specifications of the IFC-NOR interface.

Table 76. Integrated Flash Controller Input timing specifications for NOR mode ( $OV_{DD} = 1.8 \text{ V}$ )

| Parameter   | Symbol               | Min                               | Max | Unit | Notes |
|-------------|----------------------|-----------------------------------|-----|------|-------|
| Input setup | t <sub>IBIVKH2</sub> | (2 x t <sub>IP_CLK</sub> ) +<br>2 | -   | ns   | 1     |
| Input hold  | t <sub>IBIXKH2</sub> | 1 x t <sub>IP_CLK</sub>           | -   | ns   | 1     |

<sup>1.</sup> t<sub>IP CLK</sub> is the period of ip clock (not the IFC\_CLK) on which IFC is running.

This figure shows the AC input timing diagram for input signals of IFC-NOR interface. Here TRAD is a programmable delay parameter, refer to IFC section of T1040 QorIQ Integrated Processor Reference Manual for more information.

<sup>2.</sup> For recommended operating conditions, see Table 3





Figure 36. IFC-NOR Interface input AC timings

IP\_CLK is the internal clock on which IFC is running. It is not available on interface pins.

This table describes the input timing specifications of the IFC-NAND interface.

Table 77. Integrated Flash Controller input timing specifications for NAND mode ( $OV_{DD} = 1.8 \text{ V}$ )

| Parameter            | Symbol               | Min                              | Max | Unit                | Notes |
|----------------------|----------------------|----------------------------------|-----|---------------------|-------|
| Input setup          | t <sub>IBIVKH3</sub> | (2 x t <sub>IP_CLK</sub> )<br>+2 | -   | ns                  | 1     |
| Input hold           | t <sub>IBIXKH3</sub> | (1 x t <sub>IP_CLK</sub> )       | -   | ns                  | 1     |
| IFC_RB_B pulse width | t <sub>IBCH</sub>    | 2                                | -   | t <sub>IP_CLK</sub> | 1     |

- 1.  $t_{\mbox{\scriptsize IP\_CLK}}$  is the period of ip clock on which IFC is running.
- 2. For recommended operating conditions, see Table 3

This figure shows the AC input timing diagram for input signals of IFC-NAND interface. Here TRAD is a programmable delay parameter, refer to IFC section of T1040 QorIQ Integrated Processor Reference Manual for more information.



Figure 37. IFC-NAND Interface input AC timings

QorlQ T1040, T1020 Data Sheet, Rev. 2, 06/2015



t<sub>IP CLK</sub>is the period of ip clock (not the IFC\_CLK) on which IFC is running.

### 3.14.2.3 Integrated flash controller output AC timing specifications

This table describes the output AC timing specifications of IFC-GPCM and IFC-GASIC interface.

Table 78. Integrated Flash Controller IFC-GPCM and IFC-GASIC interface output timing specifications (OV<sub>DD</sub> = 1.8 V)

| Parameter                     | Symbol                              | Min | Max | Unit | Notes |
|-------------------------------|-------------------------------------|-----|-----|------|-------|
| IFC_CLK cycle time            | t <sub>IBK</sub>                    | 10  | -   | ns   | -     |
| IFC_CLK duty cycle            | t <sub>IBKH</sub> /t <sub>IBK</sub> | 45  | 55  | %    | -     |
| Output delay                  | t <sub>IBKLOV1</sub>                | -   | 1.5 | ns   | -     |
| Output hold                   | t <sub>IBKLOX</sub>                 | -   | -2  | ns   | 1     |
| IFC_CLK[0] to IFC_CLK[m] skew | t <sub>IBKSKEW</sub>                | 0   | ±75 | ps   | -     |

<sup>1.</sup> Output hold is negative. This means that output transition happens earlier than the falling edge of IFC\_CLK.

This figure shows the output AC timing diagram for IFC-GPCM, IFC-GASIC interface.



Figure 38. IFC-GPCM, IFC-GASIC Signals

Table 79. Integrated Flash Controller IFC-NOR Interface output timing specifications (OV<sub>DD</sub> = 1.8 V)

| Parameter    | Symbol               | Min | Max  | Unit | Notes |
|--------------|----------------------|-----|------|------|-------|
| Output delay | t <sub>IBKLOV2</sub> | -   | ±1.5 | ns   | 1     |

<sup>1)</sup> This effectively means that a signal change may appear anywhere within ±t<sub>IBKLOV2</sub> (max) duration, from the point where it's expected to change.

This figure shows the AC timing diagram for output signals of IFC-NOR interface. The timing specs have been illustrated here by taking timings between two signals, CS\_B and OE\_B as an example. OE\_B is suppose to change TACO (a programmable delay, refer to

<sup>2.</sup> For recommended operating conditions, see Table 3

For recommended operating conditions, see Table 3



#### **⊏**iectrical characteristics

IFC section of T1040 QorIQ Integrated Processor Reference Manual for more information) time after CS\_B. Because of skew between the signals, OE\_B may change anywhere within time window t<sub>IBKLOV2</sub> (min) and t<sub>IBKLOV2</sub> (max). This concept applies to other output signals of IFC-NOR interface as well. The diagram is an example to show the skew between any two chronological toggling signals as per the protocol. Here is the list of IFC-NOR output signals NRALE, NRAVD\_B, NRWE\_B, NROE\_B, CS\_B, AD(Address phase).



Figure 39. IFC-NOR Interface Output AC Timings

Table 80. Integrated Flash Controller IFC-NAND Interface output timing specifications (OV<sub>DD</sub> = 1.8 V)

| Parameter    | Symbol               | Min | Max  | Unit | Notes |
|--------------|----------------------|-----|------|------|-------|
| Output delay | t <sub>IBKLOV3</sub> | -   | ±1.5 | ns   | 1     |

- 1. This effectively means that a signal change may appear anywhere within t<sub>IBKLOV3</sub> (min) to t<sub>IBKLOV3</sub> (max) duration, from the point where it's expected to change.
- 2. For recommended operating conditions, see Table 3

This figure shows the AC timing diagram for output signals of IFC-NAND interface. The timing specs have been illustrated here by taking timings between two signals, CS\_B and CLE as an example. CLE is suppose to change TCCST (a programmable delay, refer to IFC section of T1040 QorIQ Integrated Processor Reference Manual for more information) time after CS\_B. Because of skew between the signals CLE may change anywhere within time window t<sub>IBKLOV3</sub> (min) and t<sub>IBKLOV3</sub> (max). This concept applies to other output signals of IFC-NAND interface as well. The diagram is an example to show the skew between any two chronological toggling signals as per the protocol. Here is the list of output signals NDWE\_B, NDRE\_B, NDALE, WP\_B, NDCLE, CS\_B, AD.



Figure 40. IFC-NAND Interface Output AC Timings

QorIQ T1040, T1020 Data Sheet, Rev. 2, 06/2015



# 3.14.2.4 Integrated flash controller NAND Source Synchronous Interface AC timing specifications

This table describes the AC timing specifications of IFC-NAND Source Synchronous interface.

Table 81. Integrated Flash Controller IFC-NAND Source Synchronous Interface AC Timing Specifications ( $OV_{DD} = 1.8 \text{ V}$ )

| Parameter                                                   | Symbol                                   | I/O | Min              | Max  | Unit            | Notes |
|-------------------------------------------------------------|------------------------------------------|-----|------------------|------|-----------------|-------|
| Command/address DQ hold time                                | t <sub>CAH</sub>                         | 0   | 2.5              | -    | ns              | -     |
| CLE and ALE hold time                                       | t <sub>CALH</sub>                        | 0   | 2.5              | -    | ns              | -     |
| CLE and ALE setup time                                      | t <sub>CALS</sub>                        | 0   | 2.5              | -    | ns              | -     |
| Command/address DQ setup time                               | t <sub>CAS</sub>                         | 0   | 2.5              | -    | ns              | -     |
| CE# hold time                                               | t <sub>CH</sub>                          | 0   | 2.5              | -    | ns              | -     |
| Data DQ setup time                                          | t <sub>DS</sub>                          | 0   | 1                | -    | ns              | -     |
| Data DQ hold time                                           | t <sub>DH</sub>                          | 0   | 1                | -    | ns              | -     |
| Average clock cycle time                                    | t <sub>CK</sub> (avg) or t <sub>CK</sub> | 0   | 10               | -    | ns              | 1     |
| Absolute clock period                                       | t <sub>CK</sub> (abs)                    | 0   | 9.5              | 10.5 | ns              | -     |
| Clock cycle high                                            | t <sub>CKH</sub> (abs)                   | 0   | 0.44             | 0.56 | t <sub>CK</sub> | 2     |
| Clock cycle low                                             | t <sub>CKL</sub> (abs)                   | 0   | 0.44             | 0.56 | t <sub>CK</sub> | -     |
| DQS output high pulse width                                 | t <sub>DQSH</sub>                        | 0   | 0.43             | 0.57 | t <sub>CK</sub> | 3     |
| DQS output low pulse width                                  | t <sub>DQSL</sub>                        | 0   | 0.43             | 0.57 | t <sub>CK</sub> | 3     |
| DQS-DQ skew, DQS to last DQ valid, per access               | t <sub>DQSQ</sub>                        | I   | -                | 1    | ns              | -     |
| Data output to first DQS latching transition                | t <sub>DQSS</sub>                        | 0   | 0.75+150(ps<br>) | 1.15 | t <sub>CK</sub> |       |
| DQS cycle time                                              | t <sub>DSC</sub>                         | 0   | 10               | -    | ns              | -     |
| DQS falling edge to CLK rising – hold time                  | t <sub>DSH</sub>                         | 0   | 0.228            | -    | t <sub>CK</sub> | -     |
| DQS falling edge to CLK rising – setup time                 | t <sub>DSS</sub>                         | 0   | 0.3              | -    | t <sub>CK</sub> | -     |
| Input data valid window                                     | t <sub>DVW</sub>                         | I   | 2.1              | -    | ns              | -     |
| Half-clock period                                           | t <sub>HP</sub>                          | 0   | 4.4              | -    | ns              | -     |
| The deviation of a given $t_{CK}$ (abs) from $t_{CK}$ (avg) | t <sub>JIT</sub> (per)                   | 0   | -0.5             | 0.5  | ns              | -     |
| DQ-DQS hold, DQS to first DQ to go non-valid, per access    | t <sub>QH</sub>                          | I   | 3.1              | -    | ns              | -     |

<sup>1.</sup>  $t_{CK}(avg)$  is the average clock period over any consecutive 200 cycle window.

These figures show the AC timing diagram for IFC-NAND source synchronous interface.

<sup>2.</sup> t<sub>CKH</sub>(abs) and t<sub>CKL</sub>(abs) include static off set and duty cycle jitter.

<sup>3.</sup>  $t_{DQSL}$  and  $t_{DQSH}$  are relative to  $t_{CK}$  when CLK is running . If CLK is stopped during data input, then  $t_{DQSL}$  and  $t_{DQSH}$  are relative to  $t_{DSC}$ .

<sup>4.</sup> For recommended operating conditions, see Table 3





Figure 41. Command Cycle



Figure 42. Address Cycle





Figure 43. Write Cycle



Figure 44. Read Cycle

## 3.15 Enhanced secure digital host controller (eSDHC)

This section describes the DC and AC electrical specifications for the eSDHC interface.



**Electrical characteristics** 

## 3.15.1 eSDHC DC electrical characteristics

This table provides the DC electrical characteristics for the eSDHC interface.

Table 82. eSDHC interface DC electrical characteristics (dual-voltage cards)<sup>3</sup>

| Characteristic               | Symbol                           | Condition                                        | Min                     | Max                   | Unit | Notes |
|------------------------------|----------------------------------|--------------------------------------------------|-------------------------|-----------------------|------|-------|
| Input high voltage           | V <sub>IH</sub>                  | -                                                | 0.7 x V <sub>DD</sub>   | -                     | V    | 1     |
| Input low voltage            | V <sub>IL</sub>                  | -                                                | -                       | 0.2 x V <sub>DD</sub> | V    | 1     |
| Input/Output leakage current | I <sub>IN</sub> /I <sub>OZ</sub> | -                                                | -50                     | 50                    | μΑ   | -     |
| Output high voltage          | V <sub>OH</sub>                  | I <sub>OH</sub> = -100 μA at V <sub>DD</sub> min | V <sub>DD</sub> - 0.2 V | -                     | V    | -     |
| Output low voltage           | V <sub>OL</sub>                  | I <sub>OL</sub> = 100 μA at V <sub>DD</sub> min  | -                       | 0.2                   | V    | -     |
| Output high voltage          | V <sub>OH</sub>                  | I <sub>OH</sub> = -100 μA                        | V <sub>DD</sub> - 0.2   | -                     | V    | 2     |
| Output low voltage           | V <sub>OL</sub>                  | I <sub>OL</sub> = 2 mA                           | -                       | 0.3                   | V    | 2     |

<sup>1.</sup> The min  $V_{\rm IL}$  and  $V_{\rm IH}$  values are based on the respective min and max  $V_{\rm IN}$  values found in Table 3.

## 3.15.2 eSDHC AC timing specifications

This table provides the eSDHC AC timing specifications as defined in Figure 45 and Figure 46 ( $EV_{DD}/CV_{DD} = 1.8V$  or 3.3V).

Table 83. eSDHC AC timing specifications (High Speed/Full Speed)<sup>6</sup>

| Parameter                                                |                                      | Symbol <sup>1</sup> | Min  | Max   | Unit | Notes   |
|----------------------------------------------------------|--------------------------------------|---------------------|------|-------|------|---------|
| SDHC_CLK clock frequency                                 | SD/SDIO (full-speed/high-speed mode) | f <sub>SCK</sub>    | 0    | 25/50 | MHz  | 2, 4    |
|                                                          | MMC full-speed/high-speed mode       |                     |      | 20/52 |      |         |
| SDHC_CLK clock low time (full-                           | speed/high-speed mode)               | t <sub>SCKL</sub>   | 10/7 | _     | ns   | 4       |
| SDHC_CLK clock high time (full                           | -speed/high-speed mode)              | t <sub>SCKH</sub>   | 10/7 | _     | ns   | 4       |
| SDHC_CLK clock rise and fall ti                          | SDHC_CLK clock rise and fall times   |                     | _    | 3     | ns   | 4       |
|                                                          |                                      | t <sub>SCKF</sub>   |      |       |      |         |
| Input setup times: SDHC_CMD,                             | SDHC_DATx to SDHC_CLK                | t <sub>NIIVKH</sub> | 2.5  | _     | ns   | 3, 4, 5 |
| Input hold times: SDHC_CMD, S                            | SDHC_DATx to SDHC_CLK                | t <sub>NIIXKH</sub> | 2.5  | _     | ns   | 4, 5    |
| Output hold time: SDHC_CLK to SDHC_CMD, SDHC_DATx valid  |                                      | t <sub>NIKHOX</sub> | -3   | _     | ns   | 4, 5    |
| Output delay time: SDHC_CLK to SDHC_CMD, SDHC_DATx valid |                                      | t <sub>NIKHOV</sub> | -    | 3     | ns   | 4, 5    |
| Notes:                                                   |                                      | <u> </u>            | •    |       | -    | •       |

<sup>2.</sup> Open-drain mode is for MMC cards only.

<sup>3.</sup> For recommended operating conditions, see Table 3.

<sup>4.</sup> SDHC interface is powered by  $EV_{DD}$  and  $CV_{DD}$ . The  $V_{DD}$  and  $V_{IN}$  in the table above should be replaced by the respective IO power supply.



### Table 83. eSDHC AC timing specifications (High Speed/Full Speed)<sup>6</sup>

| Parameter | Svmbol <sup>1</sup> | Min | Max | Unit | Notes |  |
|-----------|---------------------|-----|-----|------|-------|--|

- 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first three letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and three letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>FHSKHOV</sub> symbolizes eSDHC high-speed mode device timing (SHS) clock reference (K) going to the high (H) state, with respect to the output (O) reaching the invalid state (X) or output hold time. Note that in general, the clock reference symbol is based on five letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- 2. In full-speed mode, the clock frequency value can be 0-25 MHz for an SD/SDIO card and 0-20 MHz for an MMC card. In high-speed mode, the clock frequency value can be 0-50 MHz for an SD/SDIO card and 0-52 MHz for an MMC card.
- 3. To satisfy setup timing, one-way board-routing delay between Host and Card, on SDHC\_CLK, SDHC\_CMD, and SDHC\_DATx should not exceed 1 ns for any high speed MMC card. For any high speed or default speed mode SD card, the one way board routing delay between Host and Card, on SDHC\_CLK, SDHC\_CMD, and SDHC\_DATx should not exceed 1.5ns.
- 4.  $C_{CARD} \le 10 \text{ pF}$ , (1 card), and  $C_L = C_{BUS} + C_{HOST} + C_{CARD} \le 40 \text{ pF}$ .
- 5. The parameter values apply to both full-speed and high-speed modes.
- 6. For recommended operating conditions, see Table 3.

This figure provides the eSDHC clock input timing diagram.



Figure 45. eSDHC clock input timing diagram

This figure provides the data and command input/output timing diagram.



### **⊏**iectrical characteristics



 $VM = Midpoint voltage (OV_{DD}/2)$ 

Figure 46. eSDHC data and command input/output timing diagram referenced to clock

This table provides the eSDHC AC timing specifications for SDR50 mode ( $EV_{DD}/CV_{DD} = 1.8V$ ).

Table 84. eSDHC AC timing (SDR50)<sup>2</sup>

| Parameter                                                                             | Symbol              | Min  | Max | Unit | Notes |
|---------------------------------------------------------------------------------------|---------------------|------|-----|------|-------|
| SDHC_CLK clock frequency:                                                             | f <sub>SCK</sub>    |      | 100 | MHz  |       |
| SDHC_CLK duty cycle                                                                   |                     | 47   | 53  | %    |       |
| SDHC_CLK clock rise and fall times                                                    | t <sub>SCKR/</sub>  | -    | 2   | ns   | 1     |
|                                                                                       | t <sub>SCKF</sub>   |      |     |      |       |
| Skew between SDHC_CLK_SYNC_OUT and SDHC_CLK                                           | _                   | -0.1 | 0.1 | ns   | _     |
| Input setup times: SDHC_CMD, SDHC_DATx to SDHC_CLK_SYNC_IN                            | t <sub>NIIVKH</sub> | 2.1  | -   | ns   |       |
| Input hold times: SDHC_CMD, SDHC_DATx to SDHC_CLK_SYNC_IN                             | t <sub>NIIXKH</sub> | 0.9  | -   | ns   |       |
| Output hold time: SDHC_CLK to SDHC_CMD, SDHC_DATx valid, SDHC_DATx_DIR, SDHC_CMD_DIR  | t <sub>NIKHOX</sub> | 2.4  | -   | ns   |       |
| Output delay time: SDHC_CLK to SDHC_CMD, SDHC_DATx valid, SDHC_DATx_DIR, SDHC_CMD_DIR | t <sub>NIKHOV</sub> | -    | 6.3 | ns   |       |

### Notes:

- 1.  $C_{CARD} \le$  10 pF, (1 card), and  $C_{L} = C_{BUS} + C_{HOST} + C_{CARD} \le$  30 pF.
- 2. For recommended operating conditions, see Table 3.

This figure provides the eSDHC clock input timing diagram for SDR50 mode.





Figure 47. eSDHC SDR50 mode clock input timing diagram

This figure shows the eSDHC input AC timing diagram for SDR50 mode.



Figure 48. eSDHC SDR50 mode input AC timing diagram

This figure shows the eSDHC output AC timing diagram for SDR50 mode.





Figure 49. eSDHC SDR50 mode output AC timing diagram

This table provides the eSDHC AC timing specifications for DDR50/eMMC DDR mode  $(EV_{DD}/CV_{DD} = 1.8V)$ .

Table 85. eSDHC AC timing (DDR50/eMMC DDR)<sup>3</sup>

| Para                              | meter              | Symbol              | Min  | Max | Units | Notes |
|-----------------------------------|--------------------|---------------------|------|-----|-------|-------|
| SDHC_CLK clock frequency          | SD/SDIO DDR50 mode | f <sub>SCK</sub>    | _    | 50  | MHz   | _     |
|                                   | eMMC DDR mode      |                     |      | 50  |       |       |
| SDHC_CLK duty cycle               |                    | _                   | 47   | 53  | %     | _     |
| Skew between SDHC_CLK_SYNC        | C_OUT and SDHC_CLK | _                   | -0.1 | 0.1 | ns    | _     |
| SDHC_CLK clock rise and fall      | SD/SDIO DDR50 mode | t <sub>SCKR</sub> / | _    | 4   | ns    | 1     |
| times                             | eMMC DDR mode      | t <sub>SCKF</sub>   |      | 2   |       | 2     |
| Input setup times: SDHC_DATx      | SD/SDIO DDR50 mode | t <sub>NDIVKH</sub> | 0.5  | _   | ns    | _     |
| to SDHC_CLK_SYNC_IN               | eMMC DDR mode      |                     | 0.6  | 7   |       |       |
| Input hold times: SDHC_DATx to    | SD/SDIO DDR50 mode | t <sub>NDIXKH</sub> | 0.98 | _   | ns    | _     |
| SDHC_CLK_SYNC_IN                  | eMMC DDR mode      |                     | 0.98 |     |       |       |
| Output hold time: SDHC_CLK to     | SD/SDIO DDR50 mode | t <sub>NDKHOX</sub> | 2.2  | _   | ns    | _     |
| SDHC_DATx valid,<br>SDHC_DATx_DIR | eMMC DDR mode      |                     | 3.9  |     |       |       |
| Output delay time: SDHC_CLK to    | SD/SDIO DDR50 mode | t <sub>NDKHOV</sub> | _    | 5.7 | ns    | _     |
| SDHC_DATx valid,<br>SDHC_DATx_DIR | eMMC DDR mode      |                     |      | 6.3 |       |       |
| Input setup times: SDHC_CMD to    | SD/SDIO DDR50 mode | t <sub>NIIVKH</sub> | 3.3  | _   | ns    | _     |
| SDHC_CLK_SYNC_IN                  | eMMC DDR mode      |                     | 2.7  |     |       |       |
| Input hold times: SDHC_CMD to     | SD/SDIO DDR50 mode | t <sub>NIIXKH</sub> | 0.4  | _   | ns    | _     |
| SDHC_CLK_SYNC_IN                  | eMMC DDR mode      |                     | 0.4  |     |       |       |
| Output hold time: SDHC_CLK to     | SD/SDIO DDR50 mode | t <sub>NIKHOX</sub> | 2.2  | _   | ns    | _     |
| SDHC_CMD valid,<br>SDHC_CMD_DIR   | eMMC DDR mode      |                     | 4.4  |     |       |       |

Table continues on the next page...



## Table 85. eSDHC AC timing (DDR50/eMMC DDR)<sup>3</sup> (continued)

| Parameter                       |                    | Symbol              | Min | Max  | Units | Notes |
|---------------------------------|--------------------|---------------------|-----|------|-------|-------|
| Output delay time: SDHC_CLK to  | SD/SDIO DDR50 mode | t <sub>NIKHOV</sub> | _   | 12.2 | ns    | _     |
| SDHC_CMD valid,<br>SDHC_CMD_DIR | eMMC DDR mode      |                     |     | 14.6 |       | ļ     |

### Notes:

- 1.  $C_{CARD} \le 10 \text{ pF}$ , (1 card).
- 2.  $C_L = C_{BUS} + C_{HOST} + C_{CARD} \le 20 \text{ pF for MMC. 40pF for SD.}$
- 3. For recommended operating conditions, see Table 3.

This table provides the eSDHC AC timing specifications for eMMC DDR mode  $(EV_{DD}/CV_{DD} = 3.3V)$ .

Table 86. eSDHC AC timing (eMMC DDR)<sup>3</sup>

| Para                                                          | meter              | Symbol              | Min  | Max  | Units | Notes    |
|---------------------------------------------------------------|--------------------|---------------------|------|------|-------|----------|
| SDHC_CLK clock frequency                                      | eMMC DDR mode      | f <sub>SCK</sub>    | _    | 49   | MHz   | <u> </u> |
| SDHC_CLK duty cycle                                           |                    | _                   | 47   | 53   | %     | <u> </u> |
| Skew between SDHC_CLK_SYNC                                    | C_OUT and SDHC_CLK | _                   | -0.1 | 0.1  | ns    | <u> </u> |
| SDHC_CLK clock rise and fall times                            | eMMC DDR mode      | t <sub>SCKR</sub> / | _    | 2    | ns    | 2        |
| Input setup times: SDHC_DATx to SDHC_CLK_SYNC_IN              | eMMC DDR mode      | t <sub>NDIVKH</sub> | 1.33 | _    | ns    | _        |
| Input hold times: SDHC_DATx to SDHC_CLK_SYNC_IN               | eMMC DDR mode      | t <sub>NDIXKH</sub> | 1.32 | _    | ns    | 4        |
| Output hold time: SDHC_CLK to SDHC_DATx valid, SDHC_DATx_DIR  | eMMC DDR mode      | t <sub>NDKHOX</sub> | 3.9  | _    | ns    | _        |
| Output delay time: SDHC_CLK to SDHC_DATx valid, SDHC_DATx_DIR | eMMC DDR mode      | t <sub>NDKHOV</sub> | _    | 6.3  | ns    | _        |
| Input setup times: SDHC_CMD to SDHC_CLK_SYNC_IN               | eMMC DDR mode      | t <sub>NIIVKH</sub> | 2.7  |      | ns    | _        |
| Input hold times: SDHC_CMD to SDHC_CLK_SYNC_IN                | eMMC DDR mode      | t <sub>NIIXKH</sub> | 0.4  | _    | ns    | _        |
| Output hold time: SDHC_CLK to SDHC_CMD valid, SDHC_CMD_DIR    | eMMC DDR mode      | t <sub>NIKHOX</sub> | 4.4  | _    | ns    | _        |
| Output delay time: SDHC_CLK to SDHC_CMD valid, SDHC_CMD_DIR   | eMMC DDR mode      | t <sub>NIKHOV</sub> | _    | 14.6 | ns    | _        |

### Notes:

- 1.  $C_{CARD} \le 10 \text{ pF}$ , (1 card).
- 2.  $C_L = C_{BUS} + C_{HOST} + C_{CARD} \le 20 \text{ pF for MMC. 40pF for SD.}$
- 3. For recommended operating conditions, see Table 3.
- 4. Refer eSDHC A-008936



### **⊑**iectrical characteristics

This figure shows the eSDHC DDR50/eMMC DDR mode input AC timing diagram.



Figure 50. eSDHC DDR50/DDR mode input AC timing diagram

This figure shows the DDR50/eMMC DDR mode output AC timing diagram.





Figure 51. eSDHC DDR50/DDR mode output AC timing diagram

This table provides the eSDHC AC timing specifications for SDR104/eMMC HS200 mode as defined in Figure 52 ( $EV_{DD}/CV_{DD} = 1.8V$ ).

Table 87. eSDHC AC timing (SDR104/eMMC HS200)

| Para                                                         | meter                  | Symbol              | Min   | Max  | Units    | Notes    |
|--------------------------------------------------------------|------------------------|---------------------|-------|------|----------|----------|
| SDHC_CLK clock frequency                                     | SD/SDIO SDR104 mode    | f <sub>SCK</sub>    | _     | 165  | MHz      | _        |
|                                                              | eMMC HS200 mode        |                     |       | 175  |          |          |
| SDHC_CLK duty cycle                                          |                        | _                   | 47    | 53   | %        | <u> </u> |
| SDHC_CLK clock rise and fall time                            | es                     | t <sub>SCKR</sub> / | _     | 1    | ns       | 1        |
|                                                              |                        | t <sub>SCKF</sub>   |       |      |          |          |
| Output hold time: SDHC_CLK to                                | SD/SDIO SDR104 mode    | t <sub>NIKHOX</sub> | 1.58  | _    | ns       | _        |
| SDHC_CMD, SDHC DATx valid,<br>SDHC_CMD_DIR,<br>SDHC_DATx_DIR | eMMC HS200 mode        |                     | 1.6   |      |          |          |
| Output delay time: SDHC_CLK to                               | SD/SDIO SDR104         | t <sub>NIKHOV</sub> | _     | 4.15 | ns       | _        |
| SDHC_CMD, SDHC DATx valid,<br>SDHC_CMD_DIR,<br>SDHC_DATx_DIR | eMMC HS200 mode        |                     |       | 3.9  |          |          |
| Input data window (UI)                                       | SD/SDIO SDR104 mode    | t <sub>IDV</sub>    | 0.5   | _    | Unit     | _        |
|                                                              | eMMC HS200 mode        |                     | 0.475 |      | interval |          |
| Notes:                                                       |                        | '                   | •     |      | •        |          |
| 1. $C_L = C_{BUS} + C_{HOST} + C_{CARD} \le 1$               | 0 pF.                  |                     |       |      |          |          |
| 2. For recommended operating co                              | nditions, see Table 3. |                     |       |      |          |          |



This figure provides the SDR104/HS200 mode timing diagram.



Figure 52. SDR104/eMMC HS200 mode timing diagram

## 3.16 Multicore programmable interrupt controller (MPIC)

This section describes the DC and AC electrical specifications for the multicore programmable interrupt controller.

## 3.16.1 MPIC DC specifications

These tables provides the DC electrical characteristics for the MPIC interface.

IRQ's pins are on L1VDD, O1VDD, DVDD and CVDD power supplies.

Table 88. MPIC DC electrical characteristics  $(O1V_{DD} = 1.8 \text{ V})^3$ 

| Parameter          | Symbol          | Min | Max | Unit | Notes |
|--------------------|-----------------|-----|-----|------|-------|
| Input high voltage | V <sub>IH</sub> | 1.2 | -   | V    | 1     |
| Input low voltage  | V <sub>IL</sub> | -   | 0.6 | V    | 1     |

Table continues on the next page...



## Table 88. MPIC DC electrical characteristics $(O1V_{DD} = 1.8 \text{ V})^3$ (continued)

| Parameter                                                                         | Symbol          | Min  | Max | Unit | Notes |
|-----------------------------------------------------------------------------------|-----------------|------|-----|------|-------|
| Input current (O1V <sub>IN</sub> = 0 V or O1V <sub>IN</sub> = O1V <sub>DD</sub> ) | I <sub>IN</sub> | -    | ±50 | μΑ   | 2     |
| Output high voltage (O1V <sub>DD</sub> = min, I <sub>OH</sub> = -0.5 mA)          | V <sub>OH</sub> | 1.35 | -   | V    | -     |
| Output low voltage (O1V <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA)            | V <sub>OL</sub> | -    | 0.4 | ٧    | -     |

### Note:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the min and max  $DV_{IN}$  respective values found in Table 3.
- 2. The symbol O1V<sub>IN</sub>, in this case, represents the O1V<sub>IN</sub> symbol referenced in Table 3.
- 3. For recommended operating conditions, see Table 3.

### Table 89. MPIC DC electrical characteristics $(DV_{DD} = 1.8 \text{ V})^3$

| Parameter                                                                      | Symbol          | Min        | Max        | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|------------|------------|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 0.7 * DVDD | -          | V    | 1, 4  |
| Input low voltage                                                              | V <sub>IL</sub> | -          | 0.2 * DVDD | V    | 1, 4  |
| Input current (DV <sub>IN</sub> = 0 V or DV <sub>IN</sub> = DV <sub>DD</sub> ) | I <sub>IN</sub> | -          | ±50        | μΑ   | 2     |
| Output high voltage (DV <sub>DD</sub> = min, I <sub>OH</sub> = -0.5 mA)        | V <sub>OH</sub> | 1.35       | -          | V    | -     |
| Output low voltage (DV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA)          | V <sub>OL</sub> | -          | 0.4        | V    | -     |

#### Note:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the min and max  $DV_{IN}$  respective values found in Table 3.
- 2. The symbol DV<sub>IN</sub>, in this case, represents the DV<sub>IN</sub> symbol referenced in Table 3.
- 3. For recommended operating conditions, see Table 3.
- 4. DVDD should be replaced by the respective IO power supply i.e. L1VDD, DVDD or CVDD.

## Table 90. MPIC DC electrical characteristics $(DV_{DD} = 2.5 \text{ V})^3$

| Parameter                                                                      | Symbol          | Min        | Max        | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|------------|------------|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 0.7 * DVDD | -          | V    | 1, 4  |
| Input low voltage                                                              | V <sub>IL</sub> | -          | 0.2 * DVDD | V    | 1, 4  |
| Input current (DV <sub>IN</sub> = 0 V or DV <sub>IN</sub> = DV <sub>DD</sub> ) | I <sub>IN</sub> | -          | ±50        | μΑ   | 2     |
| Output high voltage (DV <sub>DD</sub> = min, I <sub>OH</sub> = -1 mA)          | V <sub>OH</sub> | 2.0        | -          | V    | -     |
| Output low voltage (DV <sub>DD</sub> = min, I <sub>OL</sub> = 1 mA)            | V <sub>OL</sub> | -          | 0.4        | V    | -     |

### Note:

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the min and max DV<sub>IN</sub> respective values found in Table 3.
- 2. The symbol  $DV_{IN}$ , in this case, represents the  $DV_{IN}$  symbol referenced in Table 3.
- 3. For recommended operating conditions, see Table 3.
- 4. DVDD should be replaced by the respective IO power supply i.e. L1VDD, DVDD or CVDD.



#### **⊏**iectrical characteristics

## Table 91. MPIC DC electrical characteristics $(DV_{DD} = 3.3 \text{ V})^3$

| Parameter                                                                      | Symbol          | Min        | Max        | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|------------|------------|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 0.7 * DVDD | -          | V    | 1, 4  |
| Input low voltage                                                              | V <sub>IL</sub> | -          | 0.2 * DVDD | V    | 1, 4  |
| Input current (DV <sub>IN</sub> = 0 V or DV <sub>IN</sub> = DV <sub>DD</sub> ) | I <sub>IN</sub> | -          | ±40        | μΑ   | 2     |
| Output high voltage (DV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)          | V <sub>OH</sub> | 2.4        | -          | V    | -     |
| Output low voltage (DV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)            | V <sub>OL</sub> | -          | 0.4        | V    | -     |

#### Note:

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the min and max DV<sub>IN</sub> respective values found in Table 3.
- 2. The symbol  $DV_{IN}$ , in this case, represents the  $DV_{IN}$  symbol referenced in Table 3.
- 3. For recommended operating conditions, see Table 3.
- 4. DVDD should be replaced by the respective IO power supply i.e. L1VDD, DVDD or CVDD.

## 3.16.2 MPIC AC timing specifications

This table provides the MPIC input and output AC timing specifications.

Table 92. MPIC Input AC timing specifications<sup>2</sup>

| Characteristic                  | Symbol             | Min | Max | Unit    | Notes |
|---------------------------------|--------------------|-----|-----|---------|-------|
| MPIC inputs-minimum pulse width | t <sub>PIWID</sub> | 3   | -   | SYSCLKs | 1, 3  |

<sup>1.</sup> MPIC inputs and outputs are asynchronous to any visible clock. MPIC outputs must be synchronized before use by any external synchronous logic. MPIC inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation when working in edge triggered mode.

### 3.17 JTAG controller

This section describes the DC and AC electrical specifications for the IEEE 1149.1 (JTAG) interface.

### 3.17.1 JTAG DC electrical characteristics

This table provides the JTAG DC electrical characteristics.

<sup>2.</sup> For recommended operating conditions, see Table 3.

<sup>3.</sup> Entry and exit from deep sleep respectively require a minimum pulse width t<sub>PIWID</sub> of 25 SYSCLK. See the Reference Manual for details on Entry and Exit from deep sleep.



| Table 93.  | JTAG DC | electrical  | characteristics    | $(OV_{DD} = \frac{1}{2}$ | 1.8V) <sup>3</sup> |
|------------|---------|-------------|--------------------|--------------------------|--------------------|
| I UDIO COI |         | olooti loal | orial actor lotico | <b>( U • 1)1)</b> —      | ,                  |

| Parameter                                                                      | Symbol          | Min  | Max | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|------|-----|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 1.2  | -   | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | -    | 0.6 | V    | 1     |
| Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | -    | ±50 | μΑ   | 2     |
| Output high voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -0.5 mA)        | V <sub>OH</sub> | 1.35 | -   | V    | -     |
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA)          | V <sub>OL</sub> | -    | 0.4 | V    | -     |

#### Notes:

- 1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 3.
- 2. The symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol found in Table 3.
- 3. For recommended operating conditions, see Table 3.

## 3.17.2 JTAG AC timing specifications

This table provides the JTAG AC timing specifications as defined in Figure 53 through Figure 56.

Table 94. JTAG AC timing specifications<sup>4</sup>

| Parameter                                         | Symbol <sup>1</sup>                  | Min | Max | Unit | Notes |
|---------------------------------------------------|--------------------------------------|-----|-----|------|-------|
| JTAG external clock frequency of operation        | f <sub>JTG</sub>                     | 0   | 25  | MHz  | -     |
| JTAG external clock cycle time                    | t <sub>JTG</sub>                     | 40  | -   | ns   | -     |
| JTAG external clock pulse width measured at 1.4 V | t <sub>JTKHKL</sub>                  | 15  | -   | ns   | -     |
| JTAG external clock rise and fall times           | t <sub>JTGR</sub> /t <sub>JTGF</sub> | 0   | 2   | ns   | -     |
| TRST_B assert time                                | t <sub>TRST</sub>                    | 25  | -   | ns   | 2     |
| Input setup times                                 | t <sub>JTDVKH</sub>                  | 7.5 | -   | ns   | -     |
| Input hold times                                  | t <sub>JTDXKH</sub>                  | 10  | -   | ns   | -     |
| Output valid times                                | t <sub>JTKLDV</sub>                  |     |     | ns   | 3     |
| Boundary-scan data                                | JUNEDA                               | -   | 15  | 1    |       |
| TDO                                               |                                      | -   | 10  |      |       |
| Output hold times                                 | t <sub>JTKLDX</sub>                  | 0   | -   | ns   | 3     |

### Notes:

- 1. The symbols used for timing specifications follow the pattern  $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)(reference)(state)}$  for inputs and  $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)}$  for outputs. For example,  $t_{JTDVKH}$  symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the  $t_{JTG}$  clock reference (K) going to the high (H) state or setup time. Also,  $t_{JTDXKH}$  symbolizes JTAG timing (JT) with respect to the time data input signals (D) reaching the invalid state (X) relative to the  $t_{JTG}$  clock reference (K) going to the high (H) state. Note that in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- 2.TRST\_B is an asynchronous level sensitive signal. The setup time is for test purposes only.



### **⊑**iectrical characteristics

### Table 94. JTAG AC timing specifications<sup>4</sup>

| Parameter                                                                                                                                                                                                                                                                                                                                 | Symbol <sup>1</sup> | Min | Max | Unit | Notes |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|-----|------|-------|--|--|
| 3. All outputs are measured from the midpoint voltage of the falling edge of $t_{TCLK}$ to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive $50-\Omega$ load. Time-of-flight delays must be added for trace lengths, vias, and connectors in the system. |                     |     |     |      |       |  |  |
| 4. For recommended operating condi                                                                                                                                                                                                                                                                                                        | tions, see Table 3. |     |     |      |       |  |  |

This figure provides the AC test load for TDO and the boundary-scan outputs of the device.



Figure 53. AC test load for the JTAG interface

This figure provides the JTAG clock input timing diagram.



 $VM = Midpoint voltage (OV_{DD}/2)$ 

Figure 54. JTAG clock input timing diagram

This figure provides the TRST\_B timing diagram.





Figure 55. TRST\_B timing diagram

This figure provides the boundary-scan timing diagram.



Figure 56. Boundary-scan timing diagram

## 3.18 I<sup>2</sup>C interface

This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interface.

### 3.18.1 I<sup>2</sup>C DC electrical characteristics

This table provides the DC electrical characteristics for the I<sup>2</sup>C interfaces operating at 3.3V.

Table 95.  $I^2C$  DC electrical characteristics (DV<sub>DD</sub> = 3.3V)<sup>5</sup>

| Parameter          | Symbol          | Min           | Max | Unit | Notes |
|--------------------|-----------------|---------------|-----|------|-------|
| Input high voltage | V <sub>IH</sub> | 0.7 *<br>DVDD | -   | V    | 1     |

Table continues on the next page...



#### **Electrical characteristics**

## Table 95. $I^2C$ DC electrical characteristics (DV<sub>DD</sub> = 3.3V)<sup>5</sup> (continued)

| Parameter                                                                                      | Symbol              | Min | Max           | Unit | Notes |
|------------------------------------------------------------------------------------------------|---------------------|-----|---------------|------|-------|
| Input low voltage                                                                              | V <sub>IL</sub>     | -   | 0.2 *<br>DVDD | V    | 1     |
| Output low voltage                                                                             | V <sub>OL</sub>     | -   | 0.4           | V    | -     |
| $(I_{OL} = 3.0 \text{ mA})$                                                                    |                     |     |               |      |       |
| Pulse width of spikes which must be suppressed by the input filter                             | t <sub>I2KHKL</sub> | 0   | 50            | ns   | 3     |
| Input current each I/O pin (input voltage is between 0.1 x $DV_{DD}$ and 0.9 x $DV_{DD}$ (max) | II                  | -50 | 50            | μΑ   | 4     |
| Capacitance for each I/O pin                                                                   | Cı                  | -   | 10            | pF   | -     |

#### Notes:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $DV_{IN}$  values found in Table 3.
- 3. See the chip reference manual for information about the digital filter used.
- 4. I/O pins obstruct the SDA and SCL lines if DV<sub>DD</sub> is switched off.
- 5. For recommended operating conditions, see Table 3.

This table provides the DC electrical characteristics for the I<sup>2</sup>C interfaces operating at 2.5V.

Table 96.  $I^2C$  DC electrical characteristics (DV<sub>DD</sub> = 2.5V)<sup>5</sup>

| Parameter                                                                                                | Symbol              | Min           | Max           | Unit | Notes |
|----------------------------------------------------------------------------------------------------------|---------------------|---------------|---------------|------|-------|
| Input high voltage                                                                                       | V <sub>IH</sub>     | 0.7 *<br>DVDD | -             | V    | 1     |
| Input low voltage                                                                                        | V <sub>IL</sub>     | -             | 0.2 *<br>DVDD | V    | 1     |
| Output low voltage (DV <sub>DD</sub> = min, I <sub>OL</sub> = 3 mA)                                      | V <sub>OL</sub>     | 0             | 0.4           | V    | -     |
| Pulse width of spikes which must be suppressed by the input filter                                       | t <sub>I2KHKL</sub> | 0             | 50            | ns   | 3     |
| Input current each I/O pin (input voltage is between 0.1 x DV $_{\rm DD}$ and 0.9 x DV $_{\rm DD}$ (max) | II                  | -50           | 50            | μΑ   | 4     |
| Capacitance for each I/O pin                                                                             | Cı                  | -             | 10            | pF   | -     |

#### Notes:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $DV_{IN}$  values found in Table 3.
- 3. See the chip reference manual for information about the digital filter used.
- 4. I/O pins obstruct the SDA and SCL lines if  ${\rm DV}_{\rm DD}$  is switched off.
- 5. For recommended operating conditions, see Table 3.

This table provides the DC electrical characteristics for the I<sup>2</sup>C interfaces operating at 1.8V.



## Table 97. $I^2C$ DC electrical characteristics (DV<sub>DD</sub> = 1.8V)<sup>5</sup>

| Parameter                                                                                        | Symbol              | Min           | Max           | Unit | Notes |
|--------------------------------------------------------------------------------------------------|---------------------|---------------|---------------|------|-------|
| Input high voltage                                                                               | V <sub>IH</sub>     | 0.7 *<br>DVDD | -             | V    | 1     |
| Input low voltage                                                                                | V <sub>IL</sub>     | -             | 0.2 *<br>DVDD | V    | 1     |
| Output low voltage (DV <sub>DD</sub> = min, I <sub>OL</sub> = 3 mA)                              | V <sub>OL</sub>     | 0             | 0.36          | V    | -     |
| Pulse width of spikes which must be suppressed by the input filter                               | t <sub>I2KHKL</sub> | 0             | 50            | ns   | 3     |
| Input current each I/O pin (input voltage is between 0.1 x DV $_{DD}$ and 0.9 x DV $_{DD}$ (max) | I <sub>I</sub>      | -50           | 50            | μΑ   | 4     |
| Capacitance for each I/O pin                                                                     | Cı                  | -             | 10            | pF   | -     |

#### Notes:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $DV_{IN}$  values found in Table 3.
- 3. See the chip reference manual for information about the digital filter used.
- 4. I/O pins obstruct the SDA and SCL lines if  ${\rm DV_{DD}}$  is switched off.
- 5. For recommended operating conditions, see Table 3.

## 3.18.2 I<sup>2</sup>C AC timing specifications

This table provides the AC timing parameters for the I<sup>2</sup>C interfaces.

Table 98. I<sup>2</sup>C AC timing specifications<sup>5</sup>

| Parameter                                                                                    | Symbol <sup>1</sup> | Min                    | Max | Unit | Notes |
|----------------------------------------------------------------------------------------------|---------------------|------------------------|-----|------|-------|
| SCL clock frequency                                                                          | f <sub>I2C</sub>    | 0                      | 400 | kHz  | 2     |
| Low period of the SCL clock                                                                  | t <sub>I2CL</sub>   | 1.3                    | -   | μs   | -     |
| High period of the SCL clock                                                                 | t <sub>I2CH</sub>   | 0.6                    | -   | μs   | -     |
| Setup time for a repeated START condition                                                    | t <sub>I2SVKH</sub> | 0.6                    | -   | μs   | -     |
| Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> | 0.6                    | -   | μs   | -     |
| Data setup time                                                                              | t <sub>I2DVKH</sub> | 100                    | -   | ns   | -     |
| Data input hold time:                                                                        | t <sub>I2DXKL</sub> |                        |     | μs   | 3     |
| CBUS compatible masters                                                                      |                     | -                      | -   |      |       |
| I <sup>2</sup> C bus devices                                                                 |                     | 0                      | -   |      |       |
| Data output delay time                                                                       | t <sub>I2OVKL</sub> | -                      | 0.9 | μs   | 4     |
| Setup time for STOP condition                                                                | t <sub>I2PVKH</sub> | 0.6                    | -   | μs   | -     |
| Bus free time between a STOP and START condition                                             | t <sub>I2KHDX</sub> | 1.3                    | -   | μs   | -     |
| Noise margin at the LOW level for each connected device (including hysteresis)               | V <sub>NL</sub>     | 0.1 x OV <sub>DD</sub> | -   | V    | -     |
| Noise margin at the HIGH level for each connected device (including hysteresis)              | V <sub>NH</sub>     | 0.2 x OV <sub>DD</sub> | -   | V    | -     |

Table continues on the next page...



#### **⊏**iectrical characteristics

### Table 98. I<sup>2</sup>C AC timing specifications<sup>5</sup> (continued)

| Parameter                         | Symbol <sup>1</sup> | Min | Max | Unit | Notes |
|-----------------------------------|---------------------|-----|-----|------|-------|
| Capacitive load for each bus line | Cb                  | -   | 400 | pF   | -     |

#### Notes:

- 1. The symbols used for timing specifications herein follow the pattern  $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$  (reference)(state) for inputs and  $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)}$  for outputs. For example,  $t_{I2DVKH}$  symbolizes  $I^2C$  timing (I2) with respect to the time data input signals (D) reaching the valid state (V) relative to the  $t_{I2C}$  clock reference (K) going to the high (H) state or setup time. Also,  $t_{I2SXKL}$  symbolizes  $I^2C$  timing (I2) for the time that the data with respect to the START condition (S) went invalid (X) relative to the  $t_{I2C}$  clock reference (K) going to the low (L) state or hold time. Also,  $t_{I2PVKH}$  symbolizes  $I^2C$  timing (I2) for the time that the data with respect to the STOP condition (P) reaches the valid state (V) relative to the  $t_{I2C}$  clock reference (K) going to the high (H) state or setup time.
- 2. The requirements for  $I^2C$  frequency calculation must be followed. See *Determining the I^2C Frequency Divider Ratio for SCL* (AN2919).
- 3. As a transmitter, the chip provides a delay time of at least 300 ns for the SDA signal (referred to the  $V_{IHmin}$  of the SCL signal) to bridge the undefined region of the falling edge of SCL to avoid unintended generation of a START or STOP condition. When the chip acts as the  $I^2$ C bus master while transmitting, it drives both SCL and SDA. As long as the load on SCL and SDA are balanced, the chip does not generate an unintended START or STOP condition. Therefore, the 300 ns SDA output delay time is not a concern. If, under some rare condition, the 300 ns SDA output delay time is required for the chip as transmitter, see *Determining the I^2C Frequency Divider Ratio for SCL* (AN2919).
- 4. The maximum t<sub>I2OVKL</sub> has to be met only if the device does not stretch the LOW period (t<sub>I2CL</sub>) of the SCL signal.
- 5. For recommended operating conditions, see Table 3.

This figure provides the AC test load for the I<sup>2</sup>C.



Figure 57. I<sup>2</sup>C AC test load

This figure shows the AC timing diagram for the I<sup>2</sup>C bus.





Figure 58. I<sup>2</sup>C Bus AC timing diagram

### 3.19 GPIO interface

This section describes the DC and AC electrical characteristics for the GPIO interface. GPIO pins are on OVDD, O1VDD, DVDD, CVDD, EVDD, L1VDD and LVDD power supplies.

### 3.19.1 GPIO DC electrical characteristics

This table provides the DC electrical characteristics for GPIO pins operating at 3.3V. GPIO pins on DVDD, CVDD, EVDD, L1VDD and LVDD power supplies.

| Table 99. | <b>GPIO DC electrical</b> | characteristics ( | (3.3 V) | )3 |
|-----------|---------------------------|-------------------|---------|----|
|-----------|---------------------------|-------------------|---------|----|

| Parameter                                                                   | Symbol          | Min        | Max        | Unit | Notes |
|-----------------------------------------------------------------------------|-----------------|------------|------------|------|-------|
| Input high voltage                                                          | V <sub>IH</sub> | 0.7 * DVDD | -          | V    | 1, 4  |
| Input low voltage                                                           | V <sub>IL</sub> | -          | 0.2 * DVDD | V    | 1, 4  |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = DV <sub>DD)</sub> | I <sub>IN</sub> | -          | ±50        | μΑ   | 2     |
| Output high voltage                                                         | V <sub>OH</sub> | 2.4        | -          | V    | -     |
| $(DV_{DD} = min, I_{OH} = -2 mA)$                                           |                 |            |            |      |       |
| Output low voltage                                                          | V <sub>OL</sub> | -          | 0.4        | V    | -     |
| $(DV_{DD} = min, I_{OL} = 2 mA)$                                            |                 |            |            |      |       |

- 1. The min  $V_{\text{IL}}$  and max  $V_{\text{IH}}$  values are based on the respective min and max  $DV_{\text{IN}}$  values found in Table 3
- 2. The symbol V<sub>IN</sub>, in this case, represents the DV<sub>IN</sub> symbol referenced in Recommended operating conditions.
- 3. For recommended operating conditions, see Table 3.
- 4. DVDD should be replaced by the respective IO power supply i.e. L1VDD, LVDD, EVDD or CVDD.

This table provides the DC electrical characteristics for GPIO pins operating at 2.5V. GPIO pins on DVDD, CVDD, EVDD, L1VDD and LVDD power supplies.



#### **Electrical characteristics**

### Table 100. GPIO DC electrical characteristics (2.5 V)<sup>3</sup>

| Parameter                                                                   | Symbol          | Min        | Max        | Unit | Notes |
|-----------------------------------------------------------------------------|-----------------|------------|------------|------|-------|
| Input high voltage                                                          | V <sub>IH</sub> | 0.7 * DVDD | -          | V    | 1, 4  |
| Input low voltage                                                           | V <sub>IL</sub> | -          | 0.2 * DVDD | V    | 1, 4  |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = DV <sub>DD)</sub> | I <sub>IN</sub> | -          | ±50        | μΑ   | 2     |
| Output high voltage                                                         | V <sub>OH</sub> | 2.0        | -          | V    | -     |
| $(DV_{DD} = min, I_{OH} = -1 mA)$                                           |                 |            |            |      |       |
| Output low voltage                                                          | V <sub>OL</sub> | -          | 0.4        | V    | -     |
| $(DV_{DD} = min, I_{OL} = 1 mA)$                                            |                 |            |            |      |       |

<sup>1.</sup> The min  $V_{\text{IL}}$  and max  $V_{\text{IH}}$  values are based on the respective min and max  $LV_{\text{IN}}$  values found in Table 3

This table provides the DC electrical characteristics for GPIO pins operating at 1.8V. GPIO pins on DVDD, CVDD, EVDD, L1VDD and LVDD power supplies.

Table 101. GPIO DC electrical characteristics (1.8 V)<sup>3</sup>

| Parameter                                                                    | Symbol          | Min        | Max        | Unit | Notes |
|------------------------------------------------------------------------------|-----------------|------------|------------|------|-------|
| Input high voltage                                                           | V <sub>IH</sub> | 0.7 * DVDD | -          | V    | 1, 4  |
| Input low voltage                                                            | V <sub>IL</sub> | -          | 0.2 * DVDD | V    | 1, 4  |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = DV <sub>DD</sub> ) | I <sub>IN</sub> | -          | ±50        | μΑ   | 2     |
| Output high voltage                                                          | V <sub>OH</sub> | 1.35       | -          | V    | -     |
| $(DV_{DD} = min, I_{OH} = -0.5 mA)$                                          |                 |            |            |      |       |
| Output low voltage                                                           | V <sub>OL</sub> | -          | 0.4        | V    | -     |
| $(DV_{DD} = min, I_{OL} = 0.5 mA)$                                           |                 |            |            |      |       |

<sup>1.</sup> The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $LV_{IN}$  values found in Table 3.

This table provides the DC electrical characteristics for GPIO pins operating at  $O1V_{DD}/OV_{DD} = 1.8 \text{ V}$ .

Table 102. GPIO DC electrical characteristics  $(OVDD/O1VDD = 1.8 \text{ V})^3$ 

| Parameter                                                                    | Symbol          | Min | Max | Unit | Notes |
|------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                           | V <sub>IH</sub> | 1.2 | -   | V    | 1     |
| Input low voltage                                                            | V <sub>IL</sub> | -   | 0.6 | V    | 1     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | -   | ±50 | μΑ   | 2     |

Table continues on the next page...

<sup>2.</sup> The symbol  $V_{IN}$ , in this case, represents the  $LV_{IN}$  symbol referenced in Recommended operating conditions.

<sup>3.</sup> For recommended operating conditions, see Table 3.

<sup>4.</sup> DVDD should be replaced by the respective IO power supply i.e. L1VDD, LVDD, EVDD or CVDD.

<sup>2.</sup> The symbol  $V_{IN}$ , in this case, represents the LV<sub>IN</sub> symbol referenced in Recommended operating conditions.

<sup>3.</sup> For recommended operating conditions, see Table 3.

<sup>4.</sup> DVDD should be replaced by the respective IO power supply i.e. L1VDD, LVDD, EVDD or CVDD.



### Table 102. GPIO DC electrical characteristics $(OVDD/O1VDD = 1.8 \text{ V})^3$ (continued)

| Parameter                                    | Symbol          | Min  | Max | Unit | Notes |
|----------------------------------------------|-----------------|------|-----|------|-------|
| Output high voltage                          | V <sub>OH</sub> | 1.35 | -   | V    | -     |
| $(OV_{DD}/O1V_{DD} = min, I_{OH} = -0.5 mA)$ |                 |      |     |      |       |
| Output low voltage                           | V <sub>OL</sub> | -    | 0.4 | V    | -     |
| $(OV_{DD}/O1V_{DD} = min, I_{OL} = 0.5 mA)$  |                 |      |     |      |       |

<sup>1.</sup> The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max LV<sub>IN</sub> values found in Table 3.

## 3.19.2 GPIO AC timing specifications

This table provides the GPIO input and output AC timing specifications.

Table 103. GPIO input AC timing specifications<sup>2</sup>

| Parameter                       | Symbol             | Min | Unit | Notes |
|---------------------------------|--------------------|-----|------|-------|
| GPIO inputs—minimum pulse width | t <sub>PIWID</sub> | 20  | ns   | 1, 3  |

#### Notes:

- 1. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by any external synchronous logic. GPIO inputs are required to be valid for at least t<sub>PIWID</sub> to ensure proper operation.
- 2. For recommended operating conditions, see Table 3.
- 3. Entry and exit from deep sleep respectively require a minimum pulse width t<sub>PIWID</sub> of 35 SYSCLK. See the Reference Manual for details on Entry and Exit from deep sleep.

This figure provides the AC test load for the GPIO.



Figure 59. GPIO AC test load

<sup>2.</sup> The symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub>/O1V<sub>IN</sub> symbol referenced in Recommended operating conditions.

<sup>3.</sup> For recommended operating conditions, see Table 3.



**⊏**ıectrical characteristics

## 3.20 Display interface unit

This section describes the DIU DC and AC electrical characteristics.

### 3.20.1 DIU DC electrical characteristics

This table provides the DIU DC electrical characteristics.

Table 104. DIU DC electrical characteristics (3.3V)<sup>1</sup>

| Parameter                         | Symbol          | Min | Max | Unit | Notes |
|-----------------------------------|-----------------|-----|-----|------|-------|
| Output high voltage               | V <sub>OH</sub> | 2.4 | -   | V    | -     |
| $(DV_{DD} = min, I_{OH} = -2 mA)$ |                 |     |     |      |       |
| Output low voltage                | V <sub>OL</sub> | -   | 0.4 | V    | -     |
| $(DV_{DD} = min, I_{OL} = 2 mA)$  |                 |     |     |      |       |
|                                   | <u>.</u>        |     | •   |      | •     |

<sup>1.</sup> For recommended operating conditions, see Table 3.

## 3.20.2 DIU AC timing specifications

The table provides the output AC timing specifications for DIU interface.

Table 105. DIU interface timing parameters

| Parameter                                            | Symbol                                       | Min                     | Тур                    | Max                     | Unit |
|------------------------------------------------------|----------------------------------------------|-------------------------|------------------------|-------------------------|------|
| Display pixel clock period                           | t <sub>pcp</sub>                             | 6.67                    | -                      | -                       | ns   |
| Display pixel clock high time                        | t <sub>CKH</sub>                             | 0.45 x t <sub>PCP</sub> | 0.5 x t <sub>PCP</sub> | 0.55 x t <sub>PCP</sub> | ns   |
| LCD interface pixel clock low time                   | t <sub>CKL</sub>                             | 0.45 x t <sub>PCP</sub> | 0.5 x t <sub>PCP</sub> | 0.55 x t <sub>PCP</sub> | ns   |
| Pixel data output setup with respect to pixel clock  | t <sub>DIUKHDS</sub>                         | 1.2                     | -                      | -                       | ns   |
| Pixel data output hold with respect to pixel clock   | t <sub>DIUKHDX</sub><br>t <sub>DIUKLDX</sub> | 1.2                     | -                      | -                       | ns   |
| VSYNC/ HSYNC/ DE output setup respect to pixel clock | t <sub>DIUKHSS</sub>                         | 1.2                     | -                      | -                       | ns   |
| VSYNC/ HSYNC/ DE output hold respect to pixel clock  | t <sub>DIUKHSX</sub>                         | 3.8                     | -                      | -                       | ns   |

#### Note:

1. Display pixel clock frequency must be less than or equal to 1/4 of the platform clock.





Figure 60. DIU interface AC timing diagram

### 3.21 TDM interface

This section describes the DC and AC electrical specifications for the TDM interface.

## 3.21.1 TDM DC Timing Specifications

This table provides the DC electrical characteristics for the TDM interface.

Table 106. TDM DC Electrical Characteristics  $(DV_{DD} = 3.3 \text{ V})^3$ 

| Parameter                                                                      | Symbol          | Min        | Max        | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|------------|------------|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 0.7 * DVDD | -          | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | -          | 0.2 * DVDD | V    | 1     |
| Input current (DV <sub>IN</sub> = 0 V or DV <sub>IN</sub> = DV <sub>DD</sub> ) | I <sub>IN</sub> | -          | ±50        | μΑ   | 2     |
| Output high voltage (DV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)          | V <sub>OH</sub> | 2.4        | -          | V    | -     |
| Output low voltage (DV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)            | V <sub>OL</sub> | -          | 0.4        | ٧    | -     |

### Note:

- 1. Note that the min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $DV_{IN}$  values found in Table 3
- 2. Note that the symbol  $DV_{IN}$  represents the input voltage of the supply. It is referenced in Recommended operating conditions
- 3. For recommended operating conditions, see Table 3



**⊏**iectrical characteristics

## 3.21.2 TDM AC Timing Specifications

This table provides the input and output AC timing specifications for the TDM interface.

Table 107. TDM AC Timing Specifications for 50 MHz<sup>1</sup>

| Characteristic                                  | Symbol <sup>2</sup>   | Min  | Max  | Unit | Notes |
|-------------------------------------------------|-----------------------|------|------|------|-------|
| TDM_RXCLK/TDM_TXCLK                             | t <sub>DM</sub>       | 20.0 | -    | ns   | -     |
| TDM_RXCLK/TDM_TXCLK high pulse width            | t <sub>DM_HIGH</sub>  | 8.0  | -    | ns   | -     |
| TDM_RXCLK/TDM_TXCLK low pulse width             | t <sub>DM_LOW</sub>   | 8.0  | -    | ns   | -     |
| TDM all input setup time                        | t <sub>DMIVKH</sub>   | 3.0  | -    | ns   | 2     |
| TDM_RXD hold time                               | t <sub>DMRDIXKH</sub> | 3.5  | -    | ns   | -     |
| TDM_TFS/TDM_RFS input hold time                 | t <sub>DMFSIXKH</sub> | 2.0  | -    | ns   | 2     |
| TDM_TXCLK high to TDM_TXD output active         | t <sub>DM_OUTAC</sub> | 4.0  | -    | ns   | 2, 3  |
| TDM_TXCLK high to TDM_TXD output valid          | t <sub>DMTKHOV</sub>  | -    | 14.0 | ns   | 2, 3  |
| TDM_TXD hold time                               | t <sub>DMTKHOX</sub>  | 2.0  | -    | ns   | -     |
| TDM_TXCLK high to TDM_TXD output high impedance | t <sub>DM_OUTHI</sub> | -    | 10.0 | ns   | -     |
| TDM_TFS/TDM_RFS output valid                    | t <sub>DMFSKHOV</sub> | -    | 13.5 | ns   | 2     |
| TDM_TFS/TDM_RFS output hold time                | t <sub>DMFSKHOX</sub> | 2.5  | -    | ns   | 2     |

#### Notes:

- 1. All values are based on a maximum TDM interface frequency of 50 MHz.
- 2. The symbols used for timing specifications follow the pattern t(first two letters of functional block)(signal)(state)(reference) (state) for inputs and t(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, tHIKHOX symbolizes the outputs internal timing (HI) for the time t<sub>serial</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).
- 3. Inputs are referenced to the sampling that the TDM is programmed to use. Outputs are referenced to the programming edge they are programmed to use. Use of the rising edge or falling edge as a reference is programmable.  $T_{DMxTCK}$  and  $T_{DMxRCK}$  are shown using the rising edge.
- 4. Output values are based on 30 pF capacitive load.

This figure shows the TDM receive signal timing.





Figure 61. TDM Receive Signals

This figure shows the TDM transmit signal timing.



Figure 62. TDM Transmit Signals

## 3.22 High-speed serial interfaces (HSSI)

The chip features a serializer/deserializer (SerDes) interface to be used for high-speed serial interconnect applications. The SerDes interface can be used for PCI Express, SATA, SGMII and QSGMII data transfers.

This section describes the common portion of SerDes DC electrical specifications: the DC requirement for SerDes reference clocks. The SerDes data lane's transmitter (Tx) and receiver (Rx) reference circuits are also shown.



**Electrical characteristics** 

## 3.22.1 Signal terms definition

The SerDes utilizes differential signaling to transfer data across the serial link. This section defines the terms that are used in the description and specification of differential signals.

This figure shows how the signals are defined. For illustration purposes only, one SerDes lane is used in the description. This figure shows the waveform for either a transmitter output (SD\_TXn\_P and SD\_TXn\_N) or a receiver input (SD\_RXn\_P and SD\_RXn\_N). Each signal swings between A volts and B volts where A > B.



Figure 63. Differential voltage definitions for transmitter or receiver

Using this waveform, the definitions are as shown in the following list. To simplify the illustration, the definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signaling environment:

### **Single-Ended Swing**

The transmitter output signals and the receiver input signals  $SD_TXn_P$ ,  $SD_TXn_N$ ,  $SD_RXn_P$  and  $SD_RXn_N$  each have a peak-to-peak swing of A - B volts. This is also referred as each signal wire's single-ended swing.

### Differential Output Voltage, V<sub>OD</sub> (or Differential Output Swing)

The differential output voltage (or swing) of the transmitter,  $V_{OD}$ , is defined as the difference of the two complimentary output voltages:  $V_{SD\_TXn\_P}$ -  $V_{SD\_TXn\_N}$ . The  $V_{OD}$  value can be either positive or negative.

### Differential Input Voltage, V<sub>ID</sub> (or Differential Input Swing)

The differential input voltage (or swing) of the receiver,  $V_{ID}$ , is defined as the difference of the two complimentary input voltages:  $V_{SD\_RXn\_P}$ -  $V_{SD\_RXn\_N}$ . The  $V_{ID}$  value can be either positive or negative.

### Differential Peak Voltage, VDIFFD

The peak value of the differential transmitter output signal or the differential receiver input signal is defined as the differential peak voltage,  $V_{DIFE_D} = |A - B|$  volts.

### Differential Peak-to-Peak, VDIFFD-D



Since the differential output signal of the transmitter and the differential input signal of the receiver each range from A - B to -(A - B) volts, the peak-to-peak value of the differential transmitter output signal or the differential receiver input signal is defined as differential peak-to-peak voltage,  $V_{DIFFp-p} = 2 \times V_{DIFFp} = 2 \times |(A - B)|$  volts, which is twice the differential swing in amplitude, or twice of the differential peak. For example, the output differential peak-to-peak voltage can also be calculated as  $V_{TX-DIFFp-p} = 2 \times |V_{OD}|$ .

### **Differential Waveform**

The differential waveform is constructed by subtracting the inverting signal (SD\_TX*n*\_N, for example) from the non-inverting signal (SD\_TX*n*\_P, for example) within a differential pair. There is only one signal trace curve in a differential waveform. The voltage represented in the differential waveform is not referenced to ground. See Figure 68 as an example for differential waveform.

### Common Mode Voltage, V<sub>cm</sub>

The common mode voltage is equal to half of the sum of the voltages between each conductor of a balanced interchange circuit and ground. In this example, for SerDes output,  $V_{cm\_out} = (V_{SD\_TXn} + V_{SD\_TXn\_B}) \div 2 = (A + B) \div 2$ , which is the arithmetic mean of the two complimentary output voltages within a differential pair. In a system, the common mode voltage may often differ from one component's output to the other's input. It may be different between the receiver input and driver output circuits within the same component. It is also referred to as the DC offset on some occasions.

To illustrate these definitions using real values, consider the example of a current mode logic (CML) transmitter that has a common mode voltage of 2.25 V and outputs, TD and TD\_B. If these outputs have a swing from 2.0 V to 2.5 V, the peak-to-peak voltage swing of each signal (TD or TD\_B) is 500 mV p-p, which is referred to as the single-ended swing for each signal. Because the differential signaling environment is fully symmetrical in this example, the transmitter output's differential swing ( $V_{OD}$ ) has the same amplitude as each signal's single-ended swing. The differential output signal ranges between 500 mV and -500 mV. In other words,  $V_{OD}$  is 500 mV in one phase and -500 mV in the other phase. The peak differential voltage ( $V_{DIFFp}$ ) is 500 mV. The peak-to-peak differential voltage ( $V_{DIFFp-p}$ ) is 1000 mV p-p.

### 3.22.2 SerDes reference clocks

The SerDes reference clock inputs are applied to an internal PLL whose output creates the clock used by the corresponding SerDes lanes. The SerDes reference clocks inputs are SD1\_REF\_CLK[1:2]\_P and SD1\_REF\_CLK[1:2]\_N.

SerDes may be used for various combinations of the following IP blocks based on the RCW Configuration field SRDS\_PRTCLn:



### **⊏**iectrical characteristics

- SGMII (1.25 Gbaud), QSGMII (5 Gbps only)
- PEX1/2/3/4 (2.5 and 5Gbps)
- Aurora (2.5 and 5 Gbps)
- SATA1/2 (1.5 and 3.0 Gbps)

The following sections describe the SerDes reference clock requirements and provide application information.

### 3.22.2.1 SerDes spread-spectrum clock source recommendations

SDn\_REF\_CLKn\_P/SDn\_REF\_CLKn\_N are designed to work with spread-spectrum clock for PCI Express protocol only with the spreading specification defined in Table 108. When using spread-spectrum clocking for PCI Express, both ends of the link partners should use the same reference clock. For best results, a source without significant unintended modulation must be used.

For SATA protocol, the SerDes transmitter does not support spread-spectrum clocking. The SerDes receiver does support spread-spectrum clocking on receive, which means the SerDes receiver can receive data correctly from a SATA serial link partner using spread-spectrum clocking

The spread-spectrum clocking cannot be used if the same SerDes reference clock is shared with other non-spread-spectrum supported protocols. For example, if the spread-spectrum clocking is desired on a SerDes reference clock for PCI Express and the same reference clock is used for any other protocol such as SATA/SGMII/QSGMII due to the SerDes lane usage mapping option, spread-spectrum clocking cannot be used at all.

Table 108. SerDes spread-spectrum clock source recommendations <sup>1</sup>

| Parameter            | Min | Max  | Unit | Notes |
|----------------------|-----|------|------|-------|
| Frequency modulation | 30  | 33   | kHz  | -     |
| Frequency spread     | +0  | -0.5 | %    | 2     |

<sup>1.</sup> At recommended operating conditions. See Table 3.

### 3.22.2.2 SerDes reference clock receiver characteristics

This figure shows a receiver reference diagram of the SerDes reference clocks.

<sup>2.</sup> Only down-spreading is allowed.





Figure 64. Receiver of SerDes reference clocks

The characteristics of the clock signals are as follows:

- The SerDes transceivers core power supply voltage requirements (S1V<sub>DD</sub>) are as specified in Recommended operating conditions.
- The SerDes reference clock receiver reference circuit structure is as follows:
  - The SD1\_REF\_CLK*n*\_P and SD1\_REF\_CLK*n*\_N are internally AC-coupled differential inputs as shown in Figure 64. Each differential clock input (SD1\_REF\_CLK*n*\_P or SD1\_REF\_CLK*n*\_N) has on-chip 50-Ω termination to SGND*n* followed by on-chip AC-coupling.
  - The external reference clock driver must be able to drive this termination.
  - The SerDes reference clock input can be either differential or single-ended. See the differential mode and single-ended mode descriptions below for detailed requirements.
- The maximum average current requirement also determines the common mode voltage range.
  - When the SerDes reference clock differential inputs are DC coupled externally with the clock driver chip, the maximum average current allowed for each input pin is 8 mA. In this case, the exact common mode input voltage is not critical as long as it is within the range allowed by the maximum average current of 8 mA because the input is AC-coupled on-chip.
  - This current limitation sets the maximum common mode input voltage to be less than 0.4 V (0.4 V ÷ 50 = 8 mA) while the minimum common mode input level is 0.1 V above SGNDn. For example, a clock with a 50/50 duty cycle can be produced by a clock driver with output driven by its current source from 0 mA to 16 mA (0-0.8 V), such that each phase of the differential input has a single-ended swing from 0 V to 800 mV with the common mode voltage at 400 mV.
  - If the device driving the SD1\_REF\_CLKn\_P and SD1\_REF\_CLKn\_N inputs cannot drive 50  $\Omega$  to SGNDn DC or the drive strength of the clock driver chip exceeds the maximum input current limitations, it must be AC-coupled off-chip.
- The input amplitude requirement is described in detail in the following sections.



### 3.22.2.3 DC-level requirement for SerDes reference clocks

The DC level requirement for the SerDes reference clock inputs is different depending on the signaling mode used to connect the clock driver chip and SerDes reference clock inputs, as described below:

- Differential Mode
  - The input amplitude of the differential clock must be between 400 mV and 1600 mV differential peak-to-peak (or between 200 mV and 800 mV differential peak). In other words, each signal wire of the differential pair must have a single-ended swing of less than 800 mV and greater than 200 mV. This requirement is the same for both external DC-coupled or AC-coupled connection.
  - For an external DC-coupled connection, as described in SerDes reference clock receiver characteristics, the maximum average current requirements sets the requirement for average voltage (common mode voltage) as between 100 mV and 400 mV. Figure 65 shows the SerDes reference clock input requirement for DC-coupled connection scheme.



## Figure 65. Differential reference clock input DC requirements (external DC-coupled)

• For an external AC-coupled connection, there is no common mode voltage requirement for the clock driver. Because the external AC-coupling capacitor blocks the DC level, the clock driver and the SerDes reference clock receiver operate in different common mode voltages. The SerDes reference clock receiver in this connection scheme has its common mode voltage set to SGNDn. Each signal wire of the differential inputs is allowed to swing below and above the common mode voltage (SGNDn). Figure 66 shows the SerDes reference clock input requirement for AC-coupled connection scheme.





Figure 66. Differential reference clock input DC requirements (external AC-coupled)

- Single-Ended Mode
  - The reference clock can also be single-ended. The SD1\_REF\_CLKn\_P input amplitude (single-ended swing) must be between 400 mV and 800 mV peak-to-peak (from V<sub>MIN</sub> to V<sub>MAX</sub>) with SD1\_REF\_CLKn\_N either left unconnected or tied to ground.
  - The SD1\_REF\_CLK*n* input average voltage must be between 200 and 400 mV. Figure 67 shows the SerDes reference clock input requirement for single-ended signaling mode.
  - To meet the input amplitude requirement, the reference clock inputs may need to be DC- or AC-coupled externally. For the best noise performance, the reference of the clock could be DC- or AC-coupled into the unused phase (SD1\_REF\_CLK*n*\_N) through the same source impedance as the clock input (SD1\_REF\_CLK*n*) in use.



Figure 67. Single-ended reference clock input DC requirements

# 3.22.2.4 AC requirements for SerDes reference clocks

This table lists the AC requirements for SerDes reference clocks for protocols running at data rates up to 5 Gb/s.

This includes PCI Express (2.5, 5 GT/s), SGMII (1.25Gbps), QSGMII (5Gbps). SerDes reference clocks to be guaranteed by the customer's application design.



#### **⊏**iectrical characteristics

# Table 109. SD1\_REF\_CLKn\_P and SD1\_REF\_CLKn\_N input clock requirements (S1V<sub>DD</sub>n = 1.0 V) <sup>1</sup>

| Parameter                                                                                                                | Symbol                                 | Min  | Тур     | Max  | Unit      | Notes  |
|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------|---------|------|-----------|--------|
| SD1_REF_CLKn_P/SD1_REF_CLKn_N frequency range                                                                            | t <sub>CLK_REF</sub>                   | -    | 100/125 | -    | MHz       | 2      |
| SD1_REF_CLKn_P/SD1_REF_CLKn_N clock frequency tolerance                                                                  | t <sub>CLK_TOL</sub>                   | -300 | -       | 300  | ppm       | 3      |
| SD1_REF_CLKn_P/SD1_REF_CLKn_N clock frequency tolerance                                                                  | t <sub>CLK_TOL</sub>                   | -100 | -       | 100  | ppm       | 4      |
| SD1_REF_CLKn_P/SD1_REF_CLKn_N reference clock duty cycle                                                                 | t <sub>CLK_DUTY</sub>                  | 40   | 50      | 60   | %         | 5      |
| SD1_REF_CLKn_P/SD1_REF_CLKn_N max deterministic peak-to-peak jitter at 10 <sup>-6</sup> BER                              | t <sub>CLK_DJ</sub>                    | -    | -       | 42   | ps        | -      |
| SD1_REF_CLKn_P/SD1_REF_CLKn_N total reference clock jitter at 10 <sup>-6</sup> BER (peak-to-peak jitter at refClk input) | t <sub>CLK_TJ</sub>                    | -    | -       | 86   | ps        | 6      |
| SD1_REF_CLKn_P/SD1_REF_CLKn_N 10 kHz to 1.5 MHz RMS jitter                                                               | t <sub>REFCLK-LF-RMS</sub>             | -    | -       | 3    | ps<br>RMS | 7      |
| SD1_REF_CLKn_P/SD1_REF_CLKn_N > 1.5 MHz to Nyquist RMS jitter                                                            | t <sub>REFCLK-HF-RMS</sub>             | -    | -       | 3.1  | ps<br>RMS | 7      |
| SD1_REF_CLKn_P/SD1_REF_CLKn_N rising/falling edge rate                                                                   | t <sub>CLKRR</sub> /t <sub>CLKFR</sub> | 0.6  | -       | 4    | V/ns      | 9      |
| Differential input high voltage                                                                                          | V <sub>IH</sub>                        | 150  | -       | -    | mV        | 5      |
| Differential input low voltage                                                                                           | V <sub>IL</sub>                        | -    | -       | -150 | mV        | 5      |
| Rising edge rate (SD1REF_CLKn_P) to falling edge rate (SD1_REF_CLKn_N) matching                                          | Rise-Fall<br>Matching                  | -    | -       | 20   | %         | 10, 11 |

- 1. For recommended operating conditions, see Table 3.
- 2. Caution: Only 100 and 125 have been tested. In-between values do not work correctly with the rest of the system.
- 3. For PCI Express(2.5, 5 GT/s)
- 4. For SGMII, QSGMII
- 5. Measurement taken from differential waveform
- 6. Limits from PCI Express CEM Rev 2.0
- 7. For PCI Express-5 GT/s, per PCI Express base specification rev 3.0
- 9. Measured from -150 mV to +150 mV on the differential waveform (derived from SD1\_REF\_CLK*n*\_P minus SD1\_REF\_CLK*n*\_N). The signal must be monotonic through the measurement region for rise and fall time. The 300 mV measurement window is centered on the differential zero crossing. See Figure 68.
- 10. Measurement taken from single-ended waveform
- 11. Matching applies to rising edge for SD1\_REF\_CLK*n*\_P and falling edge rate for SD1\_REF\_CLK*n*\_N. It is measured using a ±75 mV window centered on the median cross point where SD1\_REF\_CLK*n*\_P rising meets SD1\_REF\_CLK*n*\_N falling. The median cross point is used to calculate the voltage thresholds that the oscilloscope uses for the edge rate calculations. The rise edge rate of SD1\_REF\_CLK*n*\_P must be compared to the fall edge rate of SD1\_REF\_CLK*n*\_N, the maximum allowed difference should not exceed 20% of the slowest edge rate. See Figure 69.





Figure 68. Differential measurement points for rise and fall time



Figure 69. Single-ended measurement points for rise and fall time matching

### 3.22.3 SerDes transmitter and receiver reference circuits

This figure shows the reference circuits for SerDes data lane's transmitter and receiver.



Figure 70. SerDes transmitter and receiver reference circuits

The DC and AC specification of SerDes data lanes are defined in each interface protocol section below based on the application usage:

• PCI Express



### **⊑**iectrical characteristics

- Aurora interface
- Serial ATA (SATA) interface
- SGMII interface
- QSGMII interface

Note that external AC-coupling capacitor is required for the above serial transmission protocols with the capacitor value defined in the specification of each protocol section.

# 3.22.4 PCI Express

This section describes the clocking dependencies, DC and AC electrical specifications for the PCI Express bus.

### 3.22.4.1 Clocking dependencies

The ports on the two ends of a link must transmit data at a rate that is within 600 parts per million (ppm) of each other at all times. This is specified to allow bit rate clock sources with a  $\pm 300$  ppm tolerance.

### 3.22.4.2 PCI Express DC physical layer specifications

This section contains the DC specifications for the physical layer of PCI Express on this chip.

# 3.22.4.2.1 PCI Express DC physical layer transmitter specifications

This section discusses the PCI Express DC physical layer transmitter specifications for 2.5 GT/s and 5 GT/s.

This table defines the PCI Express 2.0 (2.5 GT/s) DC specifications for the differential output at all transmitters. The parameters are specified at the component pins.

Table 110. PCI Express 2.0 (2.5 GT/s) differential transmitter output DC specifications  $(X1V_{DD} = 1.35 \text{ V})^1$ 

| Parameter                                         | Symbol                   | Min | Typical | Max  | Units | Notes                                                                                                                                                                |
|---------------------------------------------------|--------------------------|-----|---------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Differential peak-to-peak output voltage          | V <sub>TX-DIFFp-p</sub>  | 800 | 1000    | 1200 | mV    | $V_{TX-DIFFp-p} = 2 x \mid V_{TX-D+} - V_{TX-D-} \mid$                                                                                                               |
| De-emphasized differential output voltage (ratio) | V <sub>TX-DE-RATIO</sub> | 3.0 | 3.5     | 4.0  |       | Ratio of the $V_{TX\text{-DIFFp-p}}$ of the second and following bits after a transition divided by the $V_{TX\text{-DIFFp-p}}$ of the first bit after a transition. |
| DC differential transmitter impedance             | Z <sub>TX-DIFF-DC</sub>  | 80  | 100     | 120  | Ω     | Transmitter DC differential mode low Impedance                                                                                                                       |

Table continues on the next page...



Table 110. PCI Express 2.0 (2.5 GT/s) differential transmitter output DC specifications  $(X1V_{DD} = 1.35 \text{ V})^1$  (continued)

| Parameter                                             | Symbol             | Min | Typical | Max | Units | Notes                                                                |  |  |  |
|-------------------------------------------------------|--------------------|-----|---------|-----|-------|----------------------------------------------------------------------|--|--|--|
| Transmitter DC impedance                              | Z <sub>TX-DC</sub> | 40  | 50      | 60  | I     | Required transmitter D+ as well as D- DC Impedance during all states |  |  |  |
| Notes:                                                |                    |     |         |     |       |                                                                      |  |  |  |
| 1. For recommended operating conditions, see Table 3. |                    |     |         |     |       |                                                                      |  |  |  |

This table defines the PCI Express 2.0 (5 GT/s) DC specifications for the differential output at all transmitters. The parameters are specified at the component pins.

Table 111. PCI Express 2.0 (5 GT/s) differential transmitter output DC specifications  $(X1V_{DD} = 1.35 \text{ V})^1$ 

| Parameter                                          | Symbol                         | Min | Typical | Max  | Units | Notes                                                                                                                                                  |
|----------------------------------------------------|--------------------------------|-----|---------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| Differential peak-to-peak output voltage           | V <sub>TX-DIFFp-p</sub>        | 800 | 1000    | 1200 | mV    | $V_{TX-DIFFp-p} = 2 x \mid V_{TX-D+} - V_{TX-D-} \mid$                                                                                                 |
| Low power differential peak-to-peak output voltage | V <sub>TX-DIFFp-p_low</sub>    | 400 | 500     | 1200 | mV    | $V_{TX-DIFFp-p} = 2 x \mid V_{TX-D+} - V_{TX-D-} \mid$                                                                                                 |
| De-emphasized differential output voltage (ratio)  | V <sub>TX-DE-RATIO-3.5dB</sub> | 3.0 | 3.5     | 4.0  | dB    | Ratio of the $V_{TX-DIFFp-p}$ of the second and following bits after a transition divided by the $V_{TX-DIFFp-p}$ of the first bit after a transition. |
| De-emphasized differential output voltage (ratio)  | V <sub>TX-DE-RATIO-6.0dB</sub> | 5.5 | 6.0     | 6.5  | dB    | Ratio of the $V_{TX-DIFFp-p}$ of the second and following bits after a transition divided by the $V_{TX-DIFFp-p}$ of the first bit after a transition. |
| DC differential transmitter impedance              | Z <sub>TX-DIFF-DC</sub>        | 80  | 100     | 120  | Ω     | Transmitter DC differential mode low impedance                                                                                                         |
| Transmitter DC Impedance                           | Z <sub>TX-DC</sub>             | 40  | 50      | 60   | Ω     | Required transmitter D+ as well as D- DC impedance during all states                                                                                   |

#### Notes:

## 3.22.4.3 PCI Express DC physical layer receiver specifications

This section discusses the PCI Express DC physical layer receiver specifications for 2.5 GT/s and 5 GT/s.

This table defines the DC specifications for the PCI Express 2.0 (2.5 GT/s) differential input at all receivers. The parameters are specified at the component pins.

<sup>1.</sup> For recommended operating conditions, see Table 3.



#### **⊏**iectrical characteristics

Table 112. PCI Express 2.0 (2.5 GT/s) differential receiver input DC specifications  $(SV_{DD} = 1.0 \text{ V})^4$ 

| Parameter                               | Symbol                      | Min | Тур  | Max  | Units | Notes                                                                                                         |
|-----------------------------------------|-----------------------------|-----|------|------|-------|---------------------------------------------------------------------------------------------------------------|
| Differential input peak-to-peak voltage | V <sub>RX-DIFFp-p</sub>     | 120 | 1000 | 1200 | mV    | $V_{RX-DIFFp-p} = 2 \times  V_{RX-D+} - V_{RX-D-} $ See Note 1.                                               |
| DC differential input impedance         | Z <sub>RX-DIFF-DC</sub>     | 80  | 100  | 120  | Ω     | Receiver DC differential mode impedance. See Note 2                                                           |
| DC input impedance                      | Z <sub>RX-DC</sub>          | 40  | 50   | 60   | Ω     | Required receiver D+ as well as D- DC Impedance (50 $\pm$ 20% tolerance). See Notes 1 and 2.                  |
| Powered down DC input impedance         | Z <sub>RX-HIGH-IMP-DC</sub> | 50  | -    | -    | kΩ    | Required receiver D+ as well as D- DC Impedance when the receiver terminations do not have power. See Note 3. |
| Electrical idle detect threshold        | V <sub>RX-IDLE-DET-</sub>   | 65  | -    | 175  | mV    | $V_{RX-IDLE-DET-DIFFp-p} = 2 \times  V_{RX-D+} - V_{RX-D-} $                                                  |
|                                         |                             |     |      |      |       | Measured at the package pins of the receiver                                                                  |

#### Notes:

- 1. Measured at the package pins with a test load of  $50\Omega$  to GND on each pin.
- 2. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM) there is a 5 ms transition time before receiver termination values must be met on all unconfigured lanes of a port.
- 3. The receiver DC common mode impedance that exists when no power is present or fundamental reset is asserted. This helps ensure that the receiver detect circuit does not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the receiver ground.
- 4. For recommended operating conditions, see Table 3.

This table defines the DC specifications for the PCI Express 2.0 (5 GT/s) differential input at all receivers. The parameters are specified at the component pins.

Table 113. PCI Express 2.0 (5 GT/s) differential receiver input DC specifications  $(SV_{DD} = 1.0 \text{ V})^4$ 

| Parameter                               | Symbol                      | Min | Тур  | Max  | Units | Notes                                                                                                        |
|-----------------------------------------|-----------------------------|-----|------|------|-------|--------------------------------------------------------------------------------------------------------------|
| Differential input peak-to-peak voltage | V <sub>RX-DIFFp-p</sub>     | 120 | 1000 | 1200 | mV    | $V_{RX-DIFFp-p} = 2 \times  V_{RX-D+} - V_{RX-D-} $<br>See Note 1.                                           |
| DC differential input impedance         | Z <sub>RX-DIFF-DC</sub>     | 80  | 100  | 120  | Ω     | Receiver DC differential mode impedance. See Note 2                                                          |
| DC input impedance                      | Z <sub>RX-DC</sub>          | 40  | 50   | 60   | Ω     | Required receiver D+ as well as D-DC Impedance (50 ± 20% tolerance). See Notes 1 and 2.                      |
| Powered down DC input impedance         | Z <sub>RX-HIGH-IMP-DC</sub> | 50  | -    | -    | kΩ    | Required receiver D+ as well as D-DC Impedance when the receiver terminations do not have power. See Note 3. |
| Electrical idle detect threshold        | V <sub>RX-IDLE-DET-</sub>   | 65  | -    | 175  | mV    | $V_{RX-IDLE-DET-DIFFp-p} = 2 \times IV_{RX-D+} - V_{RX-D-}$                                                  |

Table continues on the next page...



# Table 113. PCI Express 2.0 (5 GT/s) differential receiver input DC specifications (SV<sub>DD</sub> = 1.0 V)<sup>4</sup> (continued)

| Parameter | Symbol | Min | Тур | Max | Units | Notes                                        |
|-----------|--------|-----|-----|-----|-------|----------------------------------------------|
|           |        |     |     |     |       | Measured at the package pins of the receiver |

#### Notes:

- 1. Measured at the package pins with a test load of 50  $\Omega$  to GND on each pin.
- 2. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM) there is a 5 ms transition time before receiver termination values must be met on all unconfigured lanes of a port.
- 3. The receiver DC common mode impedance that exists when no power is present or fundamental reset is asserted. This helps ensure that the receiver detect circuit does not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the receiver ground.
- 4. For recommended operating conditions, see Table 3.

### 3.22.4.4 PCI Express AC physical layer specifications

This section contains the AC specifications for the physical layer of PCI Express on this device.

### 3.22.4.4.1 PCI Express AC physical layer transmitter specifications

This section discusses the PCI Express AC physical layer transmitter specifications for 2.5 GT/s and 5 GT/s.

This table defines the PCI Express 2.0 (2.5 GT/s) AC specifications for the differential output at all transmitters. The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter.

Table 114. PCI Express 2.0 (2.5 GT/s) differential transmitter output AC specifications<sup>4</sup>

| Parameter                                                                    | Symbol                                        | Min    | Тур | Max    | Units | Notes                                                                                                                                                                                                                                        |
|------------------------------------------------------------------------------|-----------------------------------------------|--------|-----|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Unit interval                                                                | UI                                            | 399.88 | 400 | 400.12 | ps    | Each UI is 400 ps ± 300 ppm. UI does not account for spread-spectrum clock dictated variations.                                                                                                                                              |
| Minimum transmitter eye width                                                | T <sub>TX-EYE</sub>                           | 0.75   | -   | -      | UI    | The maximum transmitter jitter can be derived as T <sub>TX-MAX-JITTER</sub> = 1 - T <sub>TX-EYE</sub> = 0.25 UI. Does not include spread-spectrum or RefCLK jitter. Includes device random jitter at 10 <sup>-12</sup> .  See Notes 1 and 2. |
| Maximum time between the jitter median and maximum deviation from the median | T <sub>TX-EYE-MEDIAN-</sub><br>to- MAX-JITTER | -      | -   | 0.125  | UI    | Jitter is defined as the measurement variation of the crossing points (V <sub>TX-DIFFp-p</sub> = 0 V) in relation to a recovered transmitter UI. A recovered transmitter UI is calculated over 3500 consecutive unit intervals of            |

Table continues on the next page...



**Electrical characteristics** 

Table 114. PCI Express 2.0 (2.5 GT/s) differential transmitter output AC specifications<sup>4</sup> (continued)

| Parameter             | Symbol | Min | Тур | Max | Units | Notes                                                                                                                                                              |
|-----------------------|--------|-----|-----|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       |        |     |     |     |       | sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the transmitter UI. See Notes 1 and 2. |
| AC coupling capacitor | Стх    | 75  | -   | 200 | nF    | All transmitters must be AC coupled. The AC coupling is required either within the media or within the transmitting component itself. See Note 3.                  |

#### Notes:

- 1. Specified at the measurement point into a timing and voltage test load as shown in Figure 72 and measured over any 250 consecutive transmitter UIs.
- 2. A  $T_{TX-EYE} = 0.75$  UI provides for a total sum of deterministic and random jitter budget of  $T_{TX-JITTER-MAX} = 0.25$  UI for the transmitter collected over any 250 consecutive transmitter UIs. The  $T_{TX-EYE-MEDIAN-to-MAX-JITTER}$  median is less than half of the total transmitter jitter budget collected over any 250 consecutive transmitter UIs. It must be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value.
- 3. The chip's SerDes transmitter does not have C<sub>TX</sub> built-in. An external AC coupling capacitor is required.
- 4. For recommended operating conditions, see Table 3.

This table defines the PCI Express 2.0 (5 GT/s) AC specifications for the differential output at all transmitters. The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter.

Table 115. PCI Express 2.0 (5 GT/s) differential transmitter output AC specifications<sup>3</sup>

| Parameter                                      | Symbol                   | Min    | Тур    | Max    | Units | Notes                                                                                                                                             |
|------------------------------------------------|--------------------------|--------|--------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Unit Interval                                  | UI                       | 199.94 | 200.00 | 200.06 | ps    | Each UI is 200 ps ± 300 ppm. UI does not account for spread-spectrum clock dictated variations.                                                   |
| Minimum transmitter eye width                  | T <sub>TX-EYE</sub>      | 0.75   | -      | -      | UI    | The maximum transmitter jitter can be derived as: T <sub>TX-MAX-JITTER</sub> = 1 - T <sub>TX-EYE</sub> = 0.25 UI.  See Note 1.                    |
| Transmitter RMS deterministic jitter > 1.5 MHz | T <sub>TX-HF-DJ-DD</sub> | -      | -      | 0.15   | ps    | -                                                                                                                                                 |
| Transmitter RMS deterministic jitter < 1.5 MHz | T <sub>TX-LF-RMS</sub>   | -      | 3.0    | -      | ps    | Reference input clock RMS jitter (< 1.5 MHz) at pin < 1 ps                                                                                        |
| AC coupling capacitor                          | C <sub>TX</sub>          | 75     | -      | 200    | nF    | All transmitters must be AC coupled. The AC coupling is required either within the media or within the transmitting component itself. See Note 2. |

### Notes:

1. Specified at the measurement point into a timing and voltage test load as shown in Figure 72 and measured over any 250 consecutive transmitter UIs.



# Table 115. PCI Express 2.0 (5 GT/s) differential transmitter output AC specifications<sup>3</sup>

|   | Parameter Symbol Min Typ Max Units Notes                                                                                |  |  |  |  |  |  |  |  |  |
|---|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Ī | 2. The chip's SerDes transmitter does not have C <sub>TX</sub> built-in. An external AC coupling capacitor is required. |  |  |  |  |  |  |  |  |  |
|   | 3. For recommended operating conditions, see Table 3.                                                                   |  |  |  |  |  |  |  |  |  |

### 3.22.4.4.2 PCI Express AC physical layer receiver specifications

This section discusses the PCI Express AC physical layer receiver specifications for 2.5 GT/s and 5 GT/s.

This table defines the AC specifications for the PCI Express 2.0 (2.5 GT/s) differential input at all receivers. The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter.

Table 116. PCI Express 2.0 (2.5 GT/s) differential receiver input AC specifications<sup>4</sup>

| Parameter                                                                     | Symbol                                    | Min    | Тур    | Max    | Units | Notes                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------------------------------------------------------------------------|-------------------------------------------|--------|--------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Unit Interval                                                                 | UI                                        | 399.88 | 400.00 | 400.12 | ps    | Each UI is 400 ps ± 300 ppm. UI does not account for spread-spectrum clock dictated variations.                                                                                                                                                                                                                                                                                                         |
| Minimum receiver eye width                                                    | T <sub>RX-EYE</sub>                       | 0.4    | -      | -      | UI    | The maximum interconnect media and transmitter jitter that can be tolerated by the receiver can be derived as T <sub>RX-MAX-JITTER</sub> = 1 - T <sub>RX-EYE</sub> = 0.6 UI.  See Notes 1 and 2.                                                                                                                                                                                                        |
| Maximum time between the jitter median and maximum deviation from the median. | T <sub>RX-EYE-MEDIAN-</sub> to-MAX-JITTER | -      | -      | 0.3    | UI    | Jitter is defined as the measurement variation of the crossing points (V <sub>RX-DIFFp-p</sub> = 0 V) in relation to a recovered transmitter UI. A recovered transmitter UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the transmitter UI. See Notes 1, 2 and 3. |

#### Notes:

- 1. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 72 must be used as the receiver device when taking measurements. If the clocks to the receiver and transmitter are not derived from the same reference clock, the transmitter UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram.
- 2. A T<sub>RX-EYE</sub> = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the transmitter and interconnect collected any 250 consecutive UIs. The TRX-EYE-MEDIAN-to-MAX-JITTER specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive transmitter UIs. It must be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the receiver and transmitter are not derived from the same reference clock, the transmitter UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram.



#### ⊏iectrical characteristics

### Table 116. PCI Express 2.0 (2.5 GT/s) differential receiver input AC specifications<sup>4</sup>

|   | Parameter                                                                                                                       | Symbol               | Min        | Тур      | Max       | Units     | Notes                                      |  |  |  |
|---|---------------------------------------------------------------------------------------------------------------------------------|----------------------|------------|----------|-----------|-----------|--------------------------------------------|--|--|--|
| ĺ | 3. It is recommended that the recovered transmitter UI is calculated using all edges in the 3500 consecutive UI interval with a |                      |            |          |           |           |                                            |  |  |  |
|   | fit algorithm using a minimiza                                                                                                  | ation merit function | n. Least s | quares a | nd mediar | n deviati | on fits have worked well with experimental |  |  |  |
|   | and simulated data.                                                                                                             |                      |            |          |           |           |                                            |  |  |  |

<sup>4.</sup> For recommended operating conditions, see Table 3.

This table defines the AC specifications for the PCI Express 2.0 (5 GT/s) differential input at all receivers. The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter.

Table 117. PCI Express 2.0 (5 GT/s) differential receiver input AC specifications<sup>1</sup>

| Parameter                                        | Symbol                   | Min    | Тур    | Max    | Units | Notes                                                                                           |
|--------------------------------------------------|--------------------------|--------|--------|--------|-------|-------------------------------------------------------------------------------------------------|
| Unit Interval                                    | UI                       | 199.40 | 200.00 | 200.06 | ps    | Each UI is 200 ps ± 300 ppm. UI does not account for spread-spectrum clock dictated variations. |
| Max receiver inherent timing error               | T <sub>RX-TJ-CC</sub>    | -      | -      | 0.4    | UI    | The maximum inherent total timing error for common RefClk receiver architecture                 |
| Max receiver inherent deterministic timing error | T <sub>RX-DJ-DD-CC</sub> | -      | -      | 0.30   | UI    | The maximum inherent deterministic timing error for common RefClk receiver architecture         |

#### Note:

<sup>1.</sup> For recommended operating conditions, see Table 3.





Figure 71. Swept sinusoidal jitter mask

### 3.22.4.5 Test and measurement load

The AC timing and voltage parameters must be verified at the measurement point. The package pins of the device must be connected to the test/measurement load within 0.2 inches of that load, as shown in the following figure.

### NOTE

The allowance of the measurement point to be within 0.2 inches of the package pins is meant to acknowledge that package/board routing may benefit from D+ and D- not being exactly matched in length at the package pin boundary. If the vendor does not explicitly state where the measurement point is located, the measurement point is assumed to be the D+ and D-package pins.



#### Electrical characteristics



Figure 72. Test/measurement load

### 3.22.5 Aurora interface

This section describes the Aurora clocking requirements and its DC and AC electrical characteristics.

# 3.22.5.1 Aurora clocking requirements for SD1\_REF\_CLKn\_P and SD1\_REF\_CLKn\_N

For more information on these specifications, see SerDes reference clocks.

### 3.22.5.2 Aurora DC electrical characteristics

This section describes the DC electrical characteristics for the Aurora interface.

### 3.22.5.2.1 Aurora transmitter DC electrical characteristics

This table defines the Aurora transmitter DC electrical characteristics.

Table 118. Aurora transmitter DC electrical characteristics ( $XV_{DD} = 1.35 \text{ V}$ )<sup>1</sup>

| Parameter                                             | Symbol                  | Min | Typical | Max  | Unit   |  |  |  |
|-------------------------------------------------------|-------------------------|-----|---------|------|--------|--|--|--|
| Differential output voltage                           | V <sub>DIFFPP</sub>     | 800 | 1000    | 1600 | mV p-p |  |  |  |
| DC Differential transmitter impedance                 | Z <sub>TX-DIFF-DC</sub> | 80  | 100     | 120  | Ω      |  |  |  |
| 1. For recommended operating conditions, see Table 3. |                         |     |         |      |        |  |  |  |



### 3.22.5.2.2 Aurora receiver DC electrical characteristics

This table defines the Aurora receiver DC electrical characteristics for the Aurora interface.

Table 119. Aurora receiver DC electrical characteristics  $(SV_{DD} = 1.0V)^{1}$ 

| Parameter                          | Symbol                  | Min | Typical | Max  | Unit   | Notes |
|------------------------------------|-------------------------|-----|---------|------|--------|-------|
| Differential input voltage         | V <sub>IN</sub>         | 200 | -       | 1600 | mV p-p | 2     |
| DC Differential receiver impedance | Z <sub>RX-DIFF-DC</sub> | 80  | 100     | 120  | Ω      | 3     |

#### Notes:

- 1. For recommended operating conditions, see Table 3.
- 2. Measured at receiver
- 3. DC Differential receiver impedance

## 3.22.5.3 Aurora AC timing specifications

This section describes the AC timing specifications for Aurora.

### 3.22.5.3.1 Aurora transmitter AC timing specifications

This table defines the Aurora transmitter AC timing specifications. RefClk jitter is not included.

Table 120. Aurora transmitter AC timing specifications<sup>1</sup>

| Parameter                | Symbol         | Min           | Typical | Max           | Unit   |
|--------------------------|----------------|---------------|---------|---------------|--------|
| Deterministic jitter     | $J_D$          | -             | -       | 0.17          | UI p-p |
| Total jitter             | J <sub>T</sub> | -             | -       | 0.35          | UI p-p |
| Unit interval: 2.5 GBaud | UI             | 400 - 100 ppm | 400     | 400 + 100 ppm | ps     |
| Unit interval: 5.0 GBaud | UI             | 200 - 100 ppm | 200     | 200 + 100 ppm | ps     |

#### Notes:

## 3.22.5.3.2 Aurora receiver AC timing specifications

This table defines the Aurora receiver AC timing specifications. RefClk jitter is not included.

Table 121. Aurora receiver AC timing specifications<sup>3</sup>

| Parameter                      | Symbol | Min | Typical | Max  | Unit   | Notes |
|--------------------------------|--------|-----|---------|------|--------|-------|
| Deterministic jitter tolerance | $J_D$  | -   | -       | 0.37 | UI p-p | 1     |

Table continues on the next page...

<sup>1.</sup> For recommended operating conditions, see Table 3.



#### **⊏**iectrical characteristics

Table 121. Aurora receiver AC timing specifications<sup>3</sup> (continued)

| Parameter                                          | Symbol         | Min           | Typical | Max               | Unit   | Notes |
|----------------------------------------------------|----------------|---------------|---------|-------------------|--------|-------|
| Combined deterministic and random jitter tolerance | $J_{DR}$       | -             | -       | 0.55              | UI p-p | 1     |
| Total jitter tolerance                             | J <sub>T</sub> | -             | -       | 0.65              | UI p-p | 1, 2  |
| Bit error rate                                     | BER            | -             | -       | 10 <sup>-12</sup> | -      | -     |
| Unit Interval: 2.5 GBaud                           | UI             | 400 - 100 ppm | 400     | 400 + 100 ppm     | ps     | -     |
| Unit Interval: 5.0 GBaud                           | UI             | 200 - 100 ppm | 200     | 200 + 100 ppm     | ps     | -     |

#### Notes:

- 1. Measured at receiver
- 2. Total jitter is composed of three components: deterministic jitter, random jitter, and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 21. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects.
- 3. For recommended operating conditions, see Table 3.

# 3.22.6 Serial ATA (SATA) interface

This section describes the DC and AC electrical specifications for the serial ATA (SATA) interface.

### 3.22.6.1 SATA DC electrical characteristics

This section describes the DC electrical characteristics for SATA.

# 3.22.6.1.1 SATA DC transmitter output characteristics

This table provides the differential transmitter output DC characteristics for the SATA interface at Gen1i/1m or 1.5 Gbits/s transmission.

Table 122. Gen1i/1m 1.5G transmitter DC specifications  $(X1V_{DD} = 1.35 \text{ V})^3$ 

| Parameter                      | Symbol                     | Min | Тур | Max | Units  | Notes |
|--------------------------------|----------------------------|-----|-----|-----|--------|-------|
| Tx differential output voltage | V <sub>SATA_TXDIFF</sub>   | 400 | 500 | 600 | mV p-p | 1     |
| Tx differential pair impedance | Z <sub>SATA_TXDIFFIM</sub> | 85  | 100 | 115 | Ω      | 2     |

#### Notes:

- 1. Terminated by 50  $\Omega$  load
- 2. DC impedance
- 3. For recommended operating conditions, see Table 3.



This table provides the differential transmitter output DC characteristics for the SATA interface at Gen2i/2m or 3.0 Gbits/s transmission.

Table 123. Gen 2i/2m 3G transmitter DC specifications  $(X1V_{DD} = 1.35 \text{ V})^2$ 

| Parameter                               | Symbol                     | Min | Тур | Max | Units  | Notes |
|-----------------------------------------|----------------------------|-----|-----|-----|--------|-------|
| Transmitter differential output voltage | V <sub>SATA_TXDIFF</sub>   | 400 | -   | 700 | mV p-p | 1     |
| Transmitter differential pair impedance | Z <sub>SATA_TXDIFFIM</sub> | 85  | 100 | 115 | Ω      | -     |

#### Notes:

- 1. Terminated by 50  $\Omega$  load.
- 2. For recommended operating conditions, see Table 3.

### 3.22.6.1.2 SATA DC receiver input characteristics

This table provides the Gen1i/1m or 1.5 Gbits/s differential receiver input DC characteristics for the SATA interface.

Table 124. Gen1i/1m 1.5 G receiver input DC specifications  $(SV_{DD} = 1.0 \text{ V})^3$ 

| Parameter                             | Symbol                   | Min | Typical | Max | Units  | Notes |
|---------------------------------------|--------------------------|-----|---------|-----|--------|-------|
| Differential input voltage            | V <sub>SATA_RXDIFF</sub> | 240 | 500     | 600 | mV p-p | 1     |
| Differential receiver input impedance | Z <sub>SATA_RXSEIM</sub> | 85  | 100     | 115 | Ω      | 2     |
| OOB signal detection threshold        | V <sub>SATA_OOB</sub>    | 50  | 120     | 240 | mV p-p | -     |

#### Notes:

- 1. Voltage relative to common of either signal comprising a differential pair
- 2. DC impedance
- 3. For recommended operating conditions, see Table 3.

This table provides the Gen2i/2m or 3 Gbits/s differential receiver input DC characteristics for the SATA interface.

Table 125. Gen2i/2m 3 G receiver input DC specifications  $(SV_{DD} = 1.0 \text{ V})^3$ 

| Parameter                             | Symbol                   | Min | Typical | Max | Units  | Notes |
|---------------------------------------|--------------------------|-----|---------|-----|--------|-------|
| Differential input voltage            | V <sub>SATA_RXDIFF</sub> | 240 | -       | 750 | mV p-p | 1     |
| Differential receiver input impedance | Z <sub>SATA_RXSEIM</sub> | 85  | 100     | 115 | Ω      | 2     |
| OOB signal detection threshold        | V <sub>SATA_OOB</sub>    | 75  | 120     | 240 | mV p-p | 2     |

#### Notes:

- 1. Voltage relative to common of either signal comprising a differential pair
- 2. DC impedance
- 3. For recommended operating conditions, see Table 3.



**⊏**iectrical characteristics

### 3.22.6.2 SATA AC timing specifications

This section discusses the SATA AC timing specifications.

### 3.22.6.2.1 AC requirements for SATA REF\_CLK

The AC requirements for the SATA reference clock listed in this table are to be guaranteed by the customer's application design.

Table 126. SATA reference clock input requirements<sup>6</sup>

| Parameter                                                                               | Symbol                | Min  | Тур     | Max  | Unit | Notes   |
|-----------------------------------------------------------------------------------------|-----------------------|------|---------|------|------|---------|
| SD1_REF_CLKn_P/SD1_REF_CLKn_N frequency range                                           | t <sub>CLK_REF</sub>  | -    | 100/125 | -    | MHz  | 1       |
| SD1_REF_CLKn_P/SD1_REF_CLKn_N clock frequency tolerance                                 | t <sub>CLK_TOL</sub>  | -350 | -       | +350 | ppm  | -       |
| SD1_REF_CLKn_P/SD1_REF_CLKn_N reference clock duty cycle                                | t <sub>CLK_DUTY</sub> | 40   | 50      | 60   | %    | 5       |
| SD1_REF_CLKn_P/SD1_REF_CLKn_N cycle-to-cycle clock jitter (period jitter)               | t <sub>CLK_CJ</sub>   | -    | -       | 100  | ps   | 2       |
| SD1_REF_CLKn_P/SD1_REF_CLKn_N total reference clock jitter, phase jitter (peak-to-peak) | t <sub>CLK_PJ</sub>   | -50  | -       | +50  | ps   | 2, 3, 4 |

#### Notes:

- 1. Caution: Only 100 and 125MHz have been tested. In-between values do not work correctly with the rest of the system.
- 2. At RefClk input
- 3. In a frequency band from 150 kHz to 15 MHz at BER of  $10^{-12}$
- 4. Total peak-to-peak deterministic jitter must be less than or equal to 50 ps.
- 5. Measurement taken from differential waveform
- 6. For recommended operating conditions, see Table 3.

# 3.22.6.3 AC transmitter output characteristics

This table provides the differential transmitter output AC characteristics for the SATA interface at Gen1i/1m or 1.5 Gbits/s transmission. The AC timing specifications do not include RefClk jitter.

Table 127. Gen1i/1m 1.5 G transmitter AC specifications<sup>2</sup>

| Parameter                            | Symbol                      | Min      | Тур      | Max      | Units  | Notes |
|--------------------------------------|-----------------------------|----------|----------|----------|--------|-------|
| Channel speed                        | t <sub>CH_SPEED</sub>       | -        | 1.5      | -        | Gbps   | -     |
| Unit Interval                        | T <sub>UI</sub>             | 666.4333 | 666.6667 | 670.2333 | ps     | -     |
| Total jitter data-data 5 UI          | U <sub>SATA_TXTJ5UI</sub>   | -        | -        | 0.355    | UI p-p | 1     |
| Total jitter, data-data 250 UI       | U <sub>SATA_TXTJ250UI</sub> | -        | -        | 0.47     | UI p-p | 1     |
| Deterministic jitter, data-data 5 UI | U <sub>SATA_TXDJ5UI</sub>   | -        | -        | 0.175    | UI p-p | 1     |

Table continues on the next page...



### Table 127. Gen1i/1m 1.5 G transmitter AC specifications<sup>2</sup> (continued)

| Parameter                              | Symbol                      | Min | Тур | Max  | Units  | Notes |
|----------------------------------------|-----------------------------|-----|-----|------|--------|-------|
| Deterministic jitter, data-data 250 UI | U <sub>SATA_TXDJ250UI</sub> | -   | -   | 0.22 | UI p-p | 1     |

#### Notes:

- 1. Measured at transmitter output pins peak to peak phase variation, random data pattern
- 2. For recommended operating conditions, see Table 3.

This table provides the differential transmitter output AC characteristics for the SATA interface at Gen2i/2m or 3.0 Gbits/s transmission. The AC timing specifications do not include RefClk jitter.

Table 128. Gen 2i/2m 3 G transmitter AC specifications<sup>2</sup>

| Parameter                                                          | Symbol                        | Min      | Тур      | Max      | Units  | Notes |
|--------------------------------------------------------------------|-------------------------------|----------|----------|----------|--------|-------|
| Channel speed                                                      | t <sub>CH_SPEED</sub>         | -        | 3.0      | -        | Gbps   | -     |
| Unit Interval                                                      | T <sub>UI</sub>               | 333.2167 | 333.3333 | 335.1167 | ps     | -     |
| Total jitter f <sub>C3dB</sub> = f <sub>BAUD</sub> ÷ 500           | U <sub>SATA_TXTJfB/500</sub>  | -        | -        | 0.37     | UI p-p | 1     |
| Total jitter f <sub>C3dB</sub> = f <sub>BAUD</sub> ÷ 1667          | U <sub>SATA_TXTJfB/1667</sub> | -        | -        | 0.55     | UI p-p | 1     |
| Deterministic jitter, f <sub>C3dB</sub> = f <sub>BAUD</sub> ÷ 500  | U <sub>SATA_TXDJfB/500</sub>  | -        | -        | 0.19     | UI p-p | 1     |
| Deterministic jitter, f <sub>C3dB</sub> = f <sub>BAUD</sub> ÷ 1667 | U <sub>SATA_TXDJfB/1667</sub> | -        | -        | 0.35     | UI p-p | 1     |

#### Notes:

- 1. Measured at transmitter output pins peak-to-peak phase variation, random data pattern
- 2. For recommended operating conditions, see Table 3.

# 3.22.6.4 AC differential receiver input characteristics

This table provides the Gen1i/1m or 1.5 Gbits/s differential receiver input AC characteristics for the SATA interface. The AC timing specifications do not include RefClk jitter.

Table 129. Gen 1i/1m 1.5G receiver AC specifications<sup>2</sup>

| Parameter                              | Symbol                      | Min      | Typical  | Max      | Units  | Notes |
|----------------------------------------|-----------------------------|----------|----------|----------|--------|-------|
| Unit Interval                          | T <sub>UI</sub>             | 666.4333 | 666.6667 | 670.2333 | ps     | -     |
| Total jitter data-data 5 UI            | U <sub>SATA_RXTJ5UI</sub>   | -        | -        | 0.43     | UI p-p | 1     |
| Total jitter, data-data 250 UI         | U <sub>SATA_RXTJ250UI</sub> | -        | -        | 0.60     | UI p-p | 1     |
| Deterministic jitter, data-data 5 UI   | U <sub>SATA_RXDJ5UI</sub>   | -        | -        | 0.25     | UI p-p | 1     |
| Deterministic jitter, data-data 250 UI | U <sub>SATA_RXDJ250UI</sub> | -        | -        | 0.35     | UI p-p | 1     |

#### Notes:

- 1. Measured at receiver.
- 2. For recommended operating conditions, see Table 3.

# пагиware design considerations

This table provides the differential receiver input AC characteristics for the SATA interface at Gen2i/2m or 3.0 Gbits/s transmission. The AC timing specifications do not include RefClk jitter.

Table 130. Gen 2i/2m 3G receiver AC specifications<sup>2</sup>

| Parameter                                                          | Symbol                        | Min      | Typical  | Max      | Units  | Notes |
|--------------------------------------------------------------------|-------------------------------|----------|----------|----------|--------|-------|
| Unit Interval                                                      | T <sub>UI</sub>               | 333.2167 | 333.3333 | 335.1167 | ps     | -     |
| Total jitter f <sub>C3dB</sub> = f <sub>BAUD</sub> ÷ 500           | U <sub>SATA_RXTJfB/500</sub>  | -        | -        | 0.60     | UI p-p | 1     |
| Total jitter f <sub>C3dB</sub> = f <sub>BAUD</sub> ÷ 1667          | U <sub>SATA_RXTJfB/1667</sub> | -        | -        | 0.65     | UI p-p | 1     |
| Deterministic jitter, $f_{C3dB} = f_{BAUD} \div 500$               | U <sub>SATA_RXDJfB/500</sub>  | -        | -        | 0.42     | UI p-p | 1     |
| Deterministic jitter, f <sub>C3dB</sub> = f <sub>BAUD</sub> ÷ 1667 | U <sub>SATA_RXDJfB/1667</sub> | -        | -        | 0.35     | UI p-p | 1     |

#### Notes:

# 4 Hardware design considerations

# 4.1 System clocking

This section describes the PLL configuration of the chip.

### 4.1.1 PLL characteristics

Characteristics of the chip's PLLs include the following:

- There are two core cluster PLLs which generate a clock for each core cluster from the externally supplied SYSCLK input.
  - Core cluster Group A PLL 1 and Core cluster group A PLL 2
  - The frequency ratio between each of the core cluster PLLs and SYSCLK is selected using the configuration bits as described in Core cluster to SYSCLK PLL ratio. The frequency for each core cluster is selected using the configuration bits as described in Table 135.
- The platform PLL generates the platform clock from the externally supplied SYSCLK input. The frequency ratio between the platform and SYSCLK is selected using the platform PLL ratio configuration bits as described in Platform to SYSCLK PLL ratio.

<sup>1.</sup> Measured at receiver

<sup>2.</sup> For recommended operating conditions, see Table 3.



- Cluster group A generates an asynchronous clock for eSDHC SDR mode from CGA PLL1 or CGA PLL2. Described in eSDHC SDR mode clock select.
- The DDR block PLL generates an asynchronous DDR clock from the externally supplied DDRCLK input. The frequency ratio is selected using the Memory Controller Complex PLL multiplier/ratio configuration bits as described in DDR controller PLL ratios.
- SerDes block has 2 PLLs which generate a core clock from their respective externally supplied SD1\_REF\_CLK*n*\_P/SD1\_REF\_CLK*n*\_N inputs. The frequency ratio is selected using the SerDes PLL RCW configuration bits as described in SerDes PLL ratio.
- When using Single Oscillator Source clocking mode, a single onboard oscillator can provide the reference clock (100MHz) to all the PLL's that is, Platform PLL, Core Cluster PLL's, DDR PLL, USB PLL and Serdes PLL's.

## 4.1.2 Clock ranges

This table provides the clocking specifications for the processor core, platform, memory, and integrated flash controller.

| Characteristic                     |     | Maximum processor core frequency |     |          |     |          |     | Notes   |
|------------------------------------|-----|----------------------------------|-----|----------|-----|----------|-----|---------|
|                                    | 120 | 1200 MHz                         |     | 1400 MHz |     | 1500 MHz |     |         |
|                                    | Min | Max                              | Min | Max      | Min | Max      | 1   |         |
| Core cluster group PLL frequency   | 800 | 1200                             | 800 | 1400     | 800 | 1500     | MHz | 1, 2    |
| Core cluster frequency             | 400 | 1200                             | 400 | 1400     | 400 | 1500     | MHz | 2       |
| Platform clock frequency           | 300 | 500                              | 300 | 600      | 300 | 600      | MHz | 1, 7    |
| Memory bus clock frequency (DDR3L) | 500 | 800                              | 500 | 800      | 500 | 800      | MHz | 1, 3, 4 |
| Memory bus clock frequency (DDR4)  | 625 | 800                              | 625 | 800      | 625 | 800      | MHz | 1, 3, 4 |
| IFC clock frequency                | -   | 100                              | -   | 100      | -   | 100      | MHz | 5       |
| FMAN                               | 300 | 500                              | 300 | 600      | 300 | 600      | MHz |         |

Table 131. Processor, platform, and memory clocking specifications

- 1. **Caution:**The platform clock to SYSCLK ratio and core to SYSCLK ratio settings must be chosen such that the resulting SYSCLK frequency, core frequency, and platform clock frequency do not exceed their respective maximum or minimum operating frequencies
- 2. The core cluster can run at cluster group PLL/1 and PLL/2. For the PLL/1 case, the minimum frequency is 800 MHz. With a minimum cluster group PLL frequency of 800 MHz, this results in a minimum allowable core cluster frequency of 400 MHz for PLL/2. Frequency provided to the e5500 cluster after any dividers must always be greater than or equal to the platform frequency. For the case of the minimum platform frequency = 400 MHz, the minimum core cluster frequency is 400 MHz.
- 3. The memory bus clock speed is half the DDR3L/DDR4 data rate.
- 4. The memory bus clock speed is dictated by its own PLL.
- 5. The integrated flash controller (IFC) clock speed on IFC\_CLK[0:1] is determined by the IFC module input clock (platform clock / 2) divided by the IFC ratio programmed in CCR[CLKDIV]. See the chip reference manual for more information.



#### maruware design considerations

### Table 131. Processor, platform, and memory clocking specifications

| Characteristic | Maximum processor core frequency |     |          |     |             | Unit | Notes |  |
|----------------|----------------------------------|-----|----------|-----|-------------|------|-------|--|
|                | 1200 MHz                         |     | 1400 MHz |     | Hz 1500 MHz |      |       |  |
|                | Min                              | Max | Min      | Max | Min         | Max  |       |  |

<sup>7. 1200</sup>MHz bin cannot support Gen2, x4 PCIe. The minimum platform frequency should meet the requirements in Minimum platform frequency requirements for high-speed interfaces.

### 4.1.2.1 DDR clock ranges

The DDR memory controller can run only in asynchronous mode, where the memory bus is clocked with the clock provided on the DDRCLK input pin, which has its own dedicated PLL.

This table provides the clocking specifications for the memory bus.

Table 132. Memory bus clocking specifications

| Characteristic             |       | Min | Max | Unit | Notes      |
|----------------------------|-------|-----|-----|------|------------|
| Memory bus clock frequency | DDR3L | 500 | 800 | MHz  | 1, 2, 3, 4 |
|                            | DDR4  | 625 | 800 |      |            |

#### Notes:

- 1. **Caution:** The platform clock to SYSCLK ratio and core to SYSCLK clock ratio settings must be chosen such that the resulting SYSCLK frequency, core frequency, and platform frequency do not exceed their respective maximum or minimum operating frequencies. See Platform to SYSCLK PLL ratio, and Core cluster to SYSCLK PLL ratio, and DDR controller PLL ratios, for ratio settings.
- 2. The memory bus clock refers to the chip's memory controllers' D1\_MCK[0:1] and D1\_MCK[0:1]\_B output clocks, running at half of the DDR data rate.
- 3. The memory bus clock speed is dictated by its own PLL. See DDR controller PLL ratios.
- 4. Minimum Frequency supported by DDR4 is 1250MT/s

### 4.1.3 Platform to SYSCLK PLL ratio

This table lists the allowed platform clock to SYSCLK ratios.

Because the DDR operates asynchronously, the memory-bus clock-frequency is decoupled from the platform bus frequency.

For all valid platform frequencies supported on this chip, set the RCW Configuration field SYS\_PLL\_CFG = 0b00.

<sup>8. &</sup>quot;Single Oscillator Source" Reference clock mode supports differential reference clock pair frequency of 100MHz.



Table 133. Platform to SYSCLK PLL ratios

| Binary Value of SYS_PLL_RAT | Platform:SYSCLK Ratio |
|-----------------------------|-----------------------|
| 0_0011                      | 3:1                   |
| 0_0100                      | 4:1                   |
| 0_0101                      | 5:1                   |
| 0_0110                      | 6:1                   |
| 0_0111                      | 7:1                   |
| 0_1000                      | 8:1                   |
| 0_1001                      | 9:1                   |
| All Others                  | Reserved              |

### 4.1.4 Core cluster to SYSCLK PLL ratio

The clock ratio between SYSCLK and each of the core cluster PLLs is determined by the binary value of the RCW Configuration field CGA\_PLLn\_RAT. This table describes the supported ratios. For all valid core cluster frequencies supported on this chip, set the RCW Configuration field CGA\_PLLn\_CFG = 0b00.

This table lists the supported asynchronous core cluster to SYSCLK ratios.

Table 134. Core cluster PLL to SYSCLK ratios

| Binary value of CGA_PLLn_RAT(n=1 or 2) | Core cluster:SYSCLK Ratio |
|----------------------------------------|---------------------------|
| 00_0110                                | 6:1                       |
| 00_0111                                | 7:1                       |
| 00_1000                                | 8:1                       |
| 00_1001                                | 9:1                       |
| 00_1010                                | 10:1                      |
| 00_1011                                | 11:1                      |
| 00_1100                                | 12:1                      |
| 00_1101                                | 13:1                      |
| 00_1110                                | 14:1                      |
| 00_1111                                | 15:1                      |
| 01_0000                                | 16:1                      |
| 01_0010                                | 18:1                      |
| 01_0100                                | 20:1                      |
| 01_0110                                | 22:1                      |
| 01_1001                                | 25:1                      |
| 01_1010                                | 26:1                      |
| 01_1011                                | 27:1                      |
| All others                             | Reserved                  |



### 4.1.5 Core complex PLL select

The clock frequency of each core cluster is determined by the binary value of the RCW Configuration field Cn\_PLL\_SEL. These tables describe the selections available to each core cluster, where each individual core cluster can select a frequency from their respective tables.

### NOTE

There is a restriction that requires that the frequency provided to the e5500 core cluster after any dividers must always be greater than half of the platform frequency. Special care must be used when selecting the /2 outputs of a cluster PLL in which this restriction is observed.

 Binary Value of Cn\_PLL\_SEL for n=1-4
 Core cluster ratio

 0000
 CGA PLL1 /1

 0001
 CGA PLL1 /2

 0100
 CGA PLL2 /1

 0101
 CGA PLL2 /2

 All Others
 Reserved

Table 135. Core cluster PLL select

### 4.1.6 DDR controller PLL ratios

The DDR memory controller operates asynchronous to the platform.

In asynchronous DDR mode, the DDR data rate to DDRCLK ratios supported are listed in the following table. This ratio is determined by the binary value of the RCW Configuration field MEM\_PLL\_RAT (bits 10-15).

The RCW Configuration field MEM\_PLL\_CFG (bits 8-9) must be set to MEM\_PLL\_CFG = 0b00 for all valid DDR PLL reference clock frequencies supported on this chip.

Table 136. DDR clock ratio

| Binary value of MEM_PLL_RAT | DDR data-rate:DDRCLK ratio | Maximum supported DDR data-rate (MT/s) |
|-----------------------------|----------------------------|----------------------------------------|
| 00_1000                     | 8:1                        | 1066                                   |
| 00_1010                     | 10:1                       | 1333                                   |
| 00_1011                     | 11:1                       | 1465                                   |

Table continues on the next page...

### QorlQ T1040, T1020 Data Sheet, Rev. 2, 06/2015



Table 136. DDR clock ratio (continued)

| Binary value of MEM_PLL_RAT | DDR data-rate:DDRCLK ratio | Maximum supported DDR data-rate (MT/s) |
|-----------------------------|----------------------------|----------------------------------------|
| 00_1100                     | 12:1                       | 1600                                   |
| 00_1101                     | 13:1                       | 1300                                   |
| 00_1110                     | 14:1                       | 1400                                   |
| 00_1111                     | 15:1                       | 1500                                   |
| 01_0000                     | 16:1                       | 1600                                   |
| 1_0100                      | 20:1                       | 1333                                   |
| 1_1000                      | 24:1                       | 1600                                   |
| All Others                  | Reserved                   | -                                      |

### 4.1.7 SerDes PLL ratio

The clock ratio between each of the two SerDes PLLs and their respective externally supplied SD1\_REF\_CLKn\_P/SD1\_REF\_CLKn\_N inputs is determined by a set of RCW Configuration fields-SRDS\_PRTCL\_S1, SRDS\_PLL\_REF\_CLK\_SEL\_S1, and SRDS\_DIV\_\*\_S1 as shown in this table.

Table 137. Valid SerDes RCW encodings and reference clocks

| SerDes protocol (given lane) | Valid reference<br>clock<br>frequency | Legal setting for<br>SRDS_PRTCL_S1 | Legal setting<br>for<br>SRDS_PLL_RE<br>F_CLK_SEL_S1 | Legal setting for SRDS_DIV_*_S1 | Notes |
|------------------------------|---------------------------------------|------------------------------------|-----------------------------------------------------|---------------------------------|-------|
|                              | Hi                                    | gh-speed serial interfaces         | <b>;</b>                                            |                                 |       |
| PCI Express 2.5 Gbps         | 100 MHz                               | Any PCIe                           | 0b0: 100 MHz                                        | 2b10: 2.5 G                     | 1     |
| (doesn't negotiate upwards)  | 125 MHz                               |                                    | 0b1: 125 MHz                                        |                                 | 1     |
| PCI Express 5 Gbps           | 100 MHz                               | Any PCIe                           | 0b0: 100 MHz                                        | 2b01: 5.0 G                     | 1     |
| (can negotiate up to 5 Gbps) | 125 MHz                               |                                    | 0b1: 125 MHz                                        |                                 | 1     |
| SATA (1.5 or 3 Gbps)         | 100 MHz                               | Any SATA                           | 0b0: 100 MHz                                        | Don't care                      | 2     |
|                              | 125 MHz                               |                                    | 0b1: 125 MHz                                        |                                 |       |
| Debug (2.5 Gbps)             | 100 MHz                               | Aurora @ 2.5/5 Gbps                | 0b0: 100 MHz                                        | 0b1: 2.5 G                      | -     |
|                              | 125 MHz                               |                                    | 0b1: 125 MHz                                        |                                 | -     |
| Debug (5 Gbps)               | 100 MHz                               | Aurora @ 2.5/5 Gbps                | 0b0: 100 MHz                                        | 0b0: 5.0 G                      | -     |
|                              | 125 MHz                               |                                    | 0b1: 125 MHz                                        |                                 | -     |
|                              |                                       | Networking interfaces              |                                                     |                                 | ,     |
| SGMII (1.25 Gbps)            | 100 MHz                               | SGMII @ 1.25 Gbps                  | 0b0: 100 MHz                                        | Don't care                      | -     |
|                              | 125 MHz                               | 1000Base-KX @ 1.25<br>Gbps         | 0b1: 125 MHz                                        |                                 | -     |
| QSGMII (5.0 Gbps)            | 100 MHz                               | Any QSGMII                         | 0b0: 100 MHz                                        | 0b0: 5.0 G                      | -     |
|                              | 125 MHz                               |                                    | 0b1: 125 MHz                                        |                                 | -     |

Table continues on the next page...



#### пагиware design considerations

### Table 137. Valid SerDes RCW encodings and reference clocks (continued)

| lane) | reference Legal setting for clock SRDS_PRTCL_S1 quency | Legal setting<br>for<br>SRDS_PLL_RE<br>F_CLK_SEL_S1 | Legal setting for SRDS_DIV_*_S1 | Notes |
|-------|--------------------------------------------------------|-----------------------------------------------------|---------------------------------|-------|
|-------|--------------------------------------------------------|-----------------------------------------------------|---------------------------------|-------|

<sup>1.</sup> A spread-spectrum reference clock is permitted for PCI Express. However, if any other high-speed interface such as SATA, SGMII, QSGMII, 1000Base-KX, is used concurrently on the same SerDes PLL, spread-spectrum clocking is not permitted.

### 4.1.8 eSDHC SDR mode clock select

The eSDHC SDR mode is asynchronous to the platform.

This table describes the clocking options that may be applied to the eSDHC SDR mode. The clock selection is determined by the binary value of the RCW Clocking Configuration field HWA\_CGA\_M1\_CLK\_SEL.

Table 138. eSDHC SDR mode clock select

| Binary value of HWA_CGA_M1_CLK_SEL | eSDHC SDR mode frequency <sup>1</sup> |
|------------------------------------|---------------------------------------|
| 0b000                              | Reserved                              |
| 0b001                              | Cluster group A PLL 1/1               |
| 0b010                              | Cluster group A PLL 1/2               |
| 0b011                              | Cluster group A PLL 1/3               |
| 0b100                              | Cluster group A PLL 1/4               |
| 0b101                              | Reserved                              |
| 0b110                              | Cluster group A PLL 2/2               |
| Db111                              | Cluster group A PLL 2/3               |

### Notes:

- 1. For asynchronous mode, max frequency, see table "Processor clocking specifications" in the chip reference manual.
- 2. For SDR104 and HS200 modes, CGA1 PLL should be set to provide a minimum of 1200MHz.
- 3. For SDR50 mode, Cluster PLL should be set to provide a minimum of 600MHz

# 4.1.9 Frequency options

This section discusses interface frequency options.

<sup>2.</sup> SerDes lanes configured as SATA initially operate at 3.0 Gbps. 1.5 Gbps operation may later be enabled through the SATA IP itself. It is possible for software to set each SATA at different rate.



# 4.1.9.1 SYSCLK and core cluster frequency options

This table shows the expected frequency options for SYSCLK and core cluster frequencies.

Table 139. SYSCLK and core cluster frequency options

| Core cluster:<br>SYSCLK Ratio | SYSCLK (MHz) |                                           |        |        |        |  |  |  |
|-------------------------------|--------------|-------------------------------------------|--------|--------|--------|--|--|--|
|                               | 64.00        | 66.67                                     | 100.00 | 125.00 | 133.33 |  |  |  |
|                               |              | Core cluster Frequency (MHz) <sup>1</sup> |        |        |        |  |  |  |
| 6:1                           |              |                                           |        |        | 800    |  |  |  |
| 7:1                           |              |                                           |        | 875    | 933    |  |  |  |
| 8:1                           |              |                                           | 800    | 1000   | 1067   |  |  |  |
| 9:1                           |              |                                           | 900    | 1125   | 1200   |  |  |  |
| 10:1                          |              |                                           | 1000   | 1250   | 1333   |  |  |  |
| 11:1                          |              |                                           | 1100   | 1375   | 1463   |  |  |  |
| 12:1                          |              | 800                                       | 1200   | 1500   |        |  |  |  |
| 13:1                          | 832          | 867                                       | 1300   |        |        |  |  |  |
| 14:1                          | 896          | 933                                       | 1400   |        |        |  |  |  |
| 15:1                          | 960          | 1000                                      | 1500   |        |        |  |  |  |
| 16:1                          | 1024         | 1067                                      |        |        |        |  |  |  |
| 18:1                          | 1152         | 1200                                      |        |        |        |  |  |  |
| 20:1                          | 1280         | 1333                                      |        |        |        |  |  |  |
| 21:1                          | 1344         | 1400                                      |        |        |        |  |  |  |
| 22:1                          | 1408         | 1467                                      |        |        |        |  |  |  |
| 23:1                          | 1472         |                                           |        |        |        |  |  |  |
|                               |              |                                           |        |        |        |  |  |  |

#### Notes:

# 4.1.9.2 SYSCLK and platform frequency options

This table shows the expected frequency options for SYSCLK and platform frequencies.

Table 140. SYSCLK and platform frequency options

| Platform: SYSCLK Ratio | SYSCLK (MHz)                          |       |        |        |        |  |
|------------------------|---------------------------------------|-------|--------|--------|--------|--|
|                        | 64.00                                 | 66.67 | 100.00 | 125.00 | 133.33 |  |
|                        | Platform Frequency (MHz) <sup>1</sup> |       |        |        |        |  |
| 3:1                    |                                       |       | 300    | 375    | 400    |  |
| 4:1                    |                                       |       | 400    | 500    | 533    |  |
| 5:1                    | 320                                   | 333   | 500    |        |        |  |
| 6:1                    | 384                                   | 400   | 600    |        |        |  |

Table continues on the next page...

<sup>1.</sup> Core cluster frequency values are shown rounded up to the nearest whole number (decimal place accuracy removed)

<sup>2.</sup> When using Single Source clocking only 100MHz input is available.



#### пагиware design considerations

Table 140. SYSCLK and platform frequency options (continued)

| Platform: SYSCLK Ratio | SYSCLK (MHz)                          |       |        |        |        |
|------------------------|---------------------------------------|-------|--------|--------|--------|
|                        | 64.00                                 | 66.67 | 100.00 | 125.00 | 133.33 |
|                        | Platform Frequency (MHz) <sup>1</sup> |       |        |        |        |
| 7:1                    | 448                                   | 467   |        |        |        |
| 8:1                    | 512                                   | 533   |        |        |        |
| 9:1                    | 576                                   | 600   |        |        |        |

#### Notes:

- 1. Platform frequency values are shown rounded down to the nearest whole number (decimal place accuracy removed)
- 2. When using Single source clocking, only 100MHz options are valid

### 4.1.9.3 DDRCLK and DDR data rate frequency options

This table shows the expected frequency options for DDRCLK and DDR data rate frequencies.

Table 141. DDRCLK and DDR data rate frequency options

| DDR data rate:<br>DDRCLK Ratio |       | DDRCLK (MHz)                      |        |        |        |  |  |  |
|--------------------------------|-------|-----------------------------------|--------|--------|--------|--|--|--|
|                                | 64.00 | 66.67                             | 100.00 | 125.00 | 133.33 |  |  |  |
|                                |       | DDR Data Rate (MT/s) <sup>1</sup> |        |        |        |  |  |  |
| 8:1                            |       |                                   |        | 1000   | 1066   |  |  |  |
| 10:1                           |       |                                   | 1000   | 1250   | 1333   |  |  |  |
| 11:1                           |       |                                   | 1100   | 1375   | 1465   |  |  |  |
| 12:1                           |       |                                   | 1200   | 1500   | 1600   |  |  |  |
| 13:1                           |       |                                   | 1300   |        |        |  |  |  |
| 14:1                           |       |                                   | 1400   |        |        |  |  |  |
| 15:1                           |       | 1000                              | 1500   |        |        |  |  |  |
| 16:1                           | 1024  | 1067                              | 1600   |        |        |  |  |  |
| 20:1                           | 1280  | 1333                              |        |        |        |  |  |  |
| 24:1                           | 1536  | 1600                              |        |        |        |  |  |  |

#### Notes:

- 1. DDR data rate values are shown rounded up to the nearest whole number (decimal place accuracy removed)
- 2. When using Single Source clocking, only 100MHz options are available.
- 3. Minimum Frequency supported by DDR4 is 1250MT/s

# 4.1.9.4 SYSCLK and eSDHC High Speed modes frequency options

These table shows the expected frequency options for SYSCLK and eSDHC High Speed modes.



# Table 142. SYSCLK and eSDHC High Speed mode frequency options (clocked by CGA PLL1 / 1)

| Core cluster:<br>SYSCLK Ratio | SYSCLK (MHz) |                     |        |        |        |  |  |
|-------------------------------|--------------|---------------------|--------|--------|--------|--|--|
|                               | 64.00        | 66.67               | 100.00 | 125.00 | 133.33 |  |  |
|                               | Res          | ultant Frequency (I |        |        |        |  |  |
| 9:1                           |              |                     |        |        | 1200   |  |  |
| 12:1                          |              |                     | 1200   |        |        |  |  |
| 18:1                          | 1152         | 1200                |        |        |        |  |  |

#### Notes:

- 1. Resultant frequency values are shown rounded up to the nearest whole number (decimal place accuracy removed)
- 2. For Low speed operation, eSDHC is clocked from Platform PLL and does not use CGA PLL.

# 4.1.9.5 Minimum platform frequency requirements for high-speed interfaces

The platform clock frequency must be considered for proper operation of high-speed interfaces as described below.

For proper PCI Express operation, the platform clock frequency must be greater than or equal to:

527 MHz x (PCI Express link width)

Figure 73. Gen 1 PEX minimum platform frequency

527 MHz x (PCI Express link width)

### Figure 74. Gen 2 PEX minimum platform frequency

See section "Link Width," in the chip reference manual for PCI Express interface width details. Note that "PCI Express link width" in the above equation refers to the negotiated link width as the result of PCI Express link training, which may or may not be the same as the link width POR selection. It refers to the widest port in use, not the combined width of the number ports in use. For instance, if two x4 PCIe Gen2 ports are in use, 527MHz platform frequency is needed to support by using Gen 2 equation (527 x 4 / 4, not 527 x 4 x 2 / 4).

#### NOTE

1. Platform needs to run at a minimum frequency of 527MHz for PEX in Gen2 speed with x4 link width.



### пагиware design considerations

2. Platform needs to run at a minimum frequency of 400MHz for PEX in Gen2 speed.

# 4.2 Power supply design

### 4.2.1 Core and platform supply voltage filtering

The  $V_{DD}$ ,  $V_{DDC}$  supply is normally derived from a high current capacity linear or switching power supply which can regulate its output voltage very accurately despite changes in current demand from the chip within the regulator's relatively low bandwidth. Several bulk decoupling capacitors must be distributed around the PCB to supply transient current demand above the bandwidth of the voltage regulator.

These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. However, customers should work directly with their power regulator vendor for best values and types of bulk capacitors.

As a guideline for customers and their power regulator vendors, Freescale recommends that these bulk capacitors be chosen to maintain the positive transient power surges to less than 1.0V+50 mV (negative transient undershoot should comply with specification of 1.0V-30mV) for current steps of up to 10A with a slew rate of 12 A/us.

These bulk decoupling capacitors will ideally supply a stable voltage for current transients into the megahertz range. Above that, see Decoupling recommendations for further decoupling recommendations.

### 4.2.2 PLL power supply filtering

Each of the PLLs described in System clocking is provided with power through independent power supply pins ( $AV_{DD}$ \_PLAT,  $A_{VDD}$ \_CGA1,  $A_{VDD}$ \_CGA2,  $AV_{DD}$ \_D1 and  $AV_{DD}$ \_SD1\_PLLn).  $AV_{DD}$ \_PLAT,  $A_{VDD}$ \_CGA1,  $A_{VDD}$ \_CGA2 and  $AV_{DD}$ \_D1 voltages must be derived directly from a 1.8 V voltage source through a low frequency filter scheme.  $AV_{DD}$ \_SD1\_PLLn voltages must be derived directly from the X1V<sub>DD</sub> source through a low frequency filter scheme. The recommended solution for PLL filtering is to provide independent filter circuits per PLL power supply, as illustrated in Figure 75, one for each of the  $AV_{DD}$  pins. By providing independent filters to each PLL,



the opportunity to cause noise injection from one PLL to the other is reduced. This circuit is intended to filter noise in the PLL's resonant frequency range from a 500 kHz to 10 MHz range.

Each circuit should be placed as close as possible to the specific  $AV_{DD}$  pin being supplied to minimize noise coupled from nearby circuits. It should be possible to route directly from the capacitors to the  $AV_{DD}$  pin, which is on the periphery of the footprint, without the inductance of vias.

This figure shows the PLL power supply filter circuit.

### Where:

- $R = 5 \Omega \pm 5\%$
- C1 = 10  $\mu$ F ± 10%, 0603, X5R, with ESL  $\leq$  0.5 nH
- $C2 = 1.0 \mu F \pm 10\%$ , 0402, X5R, with ESL  $\leq 0.5 \text{ nH}$

### NOTE

A higher capacitance value for C2 may be used to improve the filter as long as the other C2 parameters do not change  $(0402 \text{ body}, \text{X5R}, \text{ESL} \le 0.5 \text{ nH}).$ 

### NOTE

Voltage for  $AV_{DD}$  is defined at the input of the PLL supply filter and not the pin of  $AV_{DD}$ .



Figure 75. PLL power supply filter circuit

The AV<sub>DD</sub>\_SD1\_PLLn signals provides power for the analog portions of the SerDes PLL. To ensure stability of the internal clock, the power supplied to the PLL is filtered using a circuit similar to the one shown in following Figure 76. For maximum effectiveness, the filter circuit is placed as closely as possible to the AV<sub>DD</sub>\_SD1\_PLLn balls to ensure it filters out as much noise as possible. The ground connection should be near the AV<sub>DD</sub>\_SD1\_PLLn balls. The 0.003- $\mu$ F capacitors closest to the balls, followed by a 4.7- $\mu$ F and 47- $\mu$ F capacitor, and finally the 0.33  $\Omega$  resistor to the board supply plane. The capacitors are connected from AV<sub>DD</sub>\_SD1\_PLLn to the ground plane. Use ceramic chip capacitors with the highest possible self-resonant frequency. All traces should be kept short, wide, and direct.



#### maruware design considerations



Figure 76. SerDes PLL power supply filter circuit

### Note the following:

- $AV_{DD}$ \_SDn\_PLLn should be a filtered version of  $XnV_{DD}$ .
- Signals on the SerDes interface are fed from the  $X1V_{DD}$  power plane.
- Voltage for AV<sub>DD</sub>\_SD1\_PLLn is defined at the PLL supply filter and not the pin of AV<sub>DD</sub>\_SD1\_PLLn.
- A 47- $\mu$ F 0805 XR5 or XR7, 4.7- $\mu$ F 0603, and 0.003- $\mu$ F 0402 capacitor are recommended. The size and material type are important. A 0.33- $\Omega$  ± 1% resistor is recommended.
- There needs to be dedicated analog ground, AGND\_SD1\_PLL*n* for each AV<sub>DD</sub>\_SD1\_PLL*n* pin up to the physical local of the filters themselves.

# 4.2.3 S1V<sub>DD</sub> power supply filtering

S1V<sub>DD</sub> should be supplied by a linear regulator.

An example solution for  $S1V_{DD}$  filtering, is illustrated in Figure 77. The component values in this example filter are system dependent and are still under characterization, component values may need adjustment based on the system or environment noise.

### Where:

- C1 = 0.003  $\mu$ F ± 10%, X5R, with ESL ≤ 0.5 nH
- C2 and C3 =  $2.2 \mu F \pm 10\%$ , X5R, with ESL  $\leq 0.5 \text{ nH}$
- F1 and F2 = 120  $\Omega$  at 100 MHz 2A 25% 0603 Ferrite (for example, Murata BLM18PG121SH1)
- Bulk and decoupling capacitors are added, as needed, per power supply design.



Figure 77. SV<sub>DD</sub> power supply filter circuit

QorlQ T1040, T1020 Data Sheet, Rev. 2, 06/2015



### Note the following:

- Refer to Power-on ramp rate, for maximum S1V<sub>DD</sub> power-up ramp rate.
- There needs to be enough output capacitance or a soft start feature to assure ramp rate requirement is met.
- The ferrite beads should be placed in parallel to reduce voltage droop.
- Besides a linear regulator, a low noise dedicated switching regulator can also be used. 10 mVp-p, 50kHz 500MHz is the noise goal.

# 4.2.4 X1V<sub>DD</sub> power supply filtering

 $\rm X1V_{DD}$  may be supplied by a linear regulator or sourced by a filtered  $\rm G1V_{DD}$ . Systems may design in both options to allow flexibility to address system noise dependencies. However, for initial system bring-up, the linear regulator option is highly recommended.

An example solution for  $X1V_{DD}$  filtering, where  $X1V_{DD}$  is sourced from a linear regulator, is illustrated in Figure 78. The component values in this example filter are system dependent and are still under characterization, component values may need adjustment based on the system or environment noise.

### Where:

- C1 =  $0.003 \mu F \pm 10\%$ , X5R, with ESL  $\leq 0.5 \text{ nH}$
- C2 and C3 =  $2.2 \mu F \pm 10\%$ , X5R, with ESL  $\leq 0.5 \text{ nH}$
- F1 and F2 = 120  $\Omega$  at 100 MHz 2A 25% 0603 Ferrite (for example, Murata BLM18PG121SH1)
- Bulk and decoupling capacitors are added, as needed, per power supply design.



Figure 78. X1V<sub>DD</sub> power supply filter circuit

### Note the following:

- See Power-on ramp rate for maximum X1V<sub>DD</sub> power-up ramp rate.
- There needs to be enough output capacitance or a soft-start feature to assure ramp rate requirement is met.



### пагиware design considerations

- The ferrite beads should be placed in parallel to reduce voltage droop.
- Besides a linear regulator, a low-noise, dedicated switching regulator can be used. 10 mVp-p, 50 kHz 500 MHz is the noise goal.

### 4.2.5 USB\_HV<sub>DD</sub> and USB\_OV<sub>DD</sub> power supply filtering

USB\_HV<sub>DD</sub> and USB\_OV<sub>DD</sub> must be sourced by a filtered 3.3 V and 1.8 V voltage source using a star connection. An example solution for USB\_HV<sub>DD</sub> and USB\_OV<sub>DD</sub> filtering, where USB\_HV<sub>DD</sub> and USB\_OV<sub>DD</sub> are sourced from a 3.3 V and 1.8 V voltage source, is illustrated in the following figure. The component values in this example filter is system dependent and are still under characterization, component values may need adjustment based on the system or environment noise.

### Where:

- C1 = 0.003  $\mu$ F ± 10%, X5R, with ESL ≤ 0.5 nH
- C2 and C3 =  $2.2 \mu F \pm 10\%$ , X5R, with ESL  $\leq 0.5 \text{ nH}$
- F1 = 120  $\Omega$  at 100 MHz 2A 25% 0603 Ferrite (for example, Murata BLM18PG121SH1)
- Bulk and decoupling capacitors are added, as needed, per power supply design.



Figure 79.  $USB_HV_{DD}$  and  $USB_OV_{DD}$  power supply filter circuit

# 4.2.6 USB\_SV<sub>DD</sub> power supply filtering

 $USB\_SV_{DD}$  must be sourced by a filtered  $V_{DD}$  or  $V_{DDC}$ using a star connection. An example solution for  $USB\_SV_{DD}$  filtering, where  $USB\_SV_{DD}$  is sourced from  $V_{DD}$ , is illustrated in the following figure. The component values in this example filter is system dependent and are still under characterization, component values may need adjustment based on the system or environment noise.

### Where:

• C1 = 2.2  $\mu$ F ± 20%, X5R, with Low ESL (for example, Panasonic ECJ0EB0J225M)



- F1 = 120  $\Omega$  at 100-MHz 2A 25% Ferrite (for example, Murata BLM18PG121SH1)
- Bulk and decoupling capacitors are added, as needed, per power supply design.



Figure 80. USB\_SV<sub>DD</sub> power supply filter circuit

# 4.3 Decoupling recommendations

Due to large address and data buses, and high operating frequencies, the device can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the chip system, and the chip itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each V<sub>DD</sub>, V<sub>DDC</sub>, CV<sub>DD</sub>, OnV<sub>DD</sub>, DV<sub>DD</sub>, EV<sub>DD</sub>, GnV<sub>DD</sub>, and LnV<sub>DD</sub> pin of the device. These decoupling capacitors should receive their power from separate V<sub>DD</sub>, CV<sub>DD</sub>, OnV<sub>DD</sub>, DV<sub>DD</sub>, EV<sub>DD</sub>, GnV<sub>DD</sub>, LnV<sub>DD</sub>, and GND power planes in the PCB, utilizing short traces to minimize inductance. Capacitors may be placed directly under the device using a standard escape pattern. Others may surround the part.

These capacitors should have a value of  $0.1 \, \mu F$ . Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0402 or 0201 sizes.

As presented in Core and platform supply voltage filtering, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the  $V_{DD}$ ,  $V_{DDC}$  and other planes (for example,  $CV_{DD}$ ,  $OnV_{DD}$ ,  $DV_{DD}$ ,  $EV_{DD}$ ,  $GnV_{DD}$ , and  $LnV_{DD}$ ), to enable quick recharging of the smaller chip capacitors.

# 4.4 SerDes block power supply decoupling recommendations

The SerDes block requires a clean, tightly regulated source of power ( $S1V_{DD}$ ) and  $X1V_{DD}$ ) to ensure low jitter on transmit and reliable recovery of data in the receiver. An appropriate decoupling scheme is outlined below.



### **NOTE**

Only SMT capacitors should be used to minimize inductance. Connections from all capacitors to power and ground should be done with multiple vias to further reduce inductance.

- 1. The board should have at least 1 x 0.1-uF SMT ceramic chip capacitor placed as close as possible to each supply ball of the device. Where the board has blind vias, these capacitors should be placed directly below the chip supply and ground connections. Where the board does not have blind vias, these capacitors should be placed in a ring around the device as close to the supply and ground connections as possible.
- 2. Between the device and any SerDes voltage regulator there should be a lower bulk capacitor for example a 10-uF, low ESR SMT tantalum or ceramic and a higher bulk capacitor for example a 100uF 300-uF low ESR SMT tantalum or ceramic capacitor.

### 4.5 Connection recommendations

The following is a list of connection recommendations:

- To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. Unless otherwise noted in this document, all unused active low inputs should be tied to  $V_{DD}$ ,  $OnV_{DD}$ ,  $DV_{DD}$ ,  $GnV_{DD}$ ,  $EV_{DD}$ ,  $CV_{DD}$  and  $LnV_{DD}$  as required. All unused active high inputs should be connected to GND. All NC (no-connect) signals must remain unconnected. Power and ground connections must be made to all external  $V_{DD}$ ,  $OnV_{DD}$ ,  $DV_{DD}$ ,  $CV_{DD}$ ,  $CV_{DD}$ ,  $CV_{DD}$ , and  $CV_{DD}$  pins of the device.
- The TEST\_SEL\_B pin must be pulled to O1V<sub>DD</sub> through a 100-ohm to 1k-ohm resistor for T1040 and tied to ground for 2 core T1020.
- The chip has temperature diodes on the microprocessor that can be used in conjunction with other system temperature monitoring devices (such as Analog Devices, ADT7461A™). If a temperature diode monitoring device is not connected, these pins may be connected to test points or grounded.

# 4.5.1 Legacy JTAG configuration signals

Correct operation of the JTAG interface requires configuration of a group of system control pins as demonstrated in Figure 82. Care must be taken to ensure that these pins are maintained at a valid deasserted state under normal operating conditions as most have asynchronous behavior and spurious assertion will give unpredictable results.



Boundary-scan testing is enabled through the JTAG interface signals. The TRST\_B signal is optional in the IEEE Std 1149.1 specification, but it is provided on all processors built on Power Architecture technology. The device requires TRST\_B to be asserted during power-on reset flow to ensure that the JTAG boundary logic does not interfere with normal chip operation. While the TAP controller can be forced to the reset state using only the TCK and TMS signals, generally systems assert TRST\_B during the power-on reset flow. Simply tying TRST\_B to PORESET\_B is not practical because the JTAG interface is also used for accessing the common on-chip processor (COP), which implements the debug interface to the chip.

The COP function of these processors allow a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring signals. The COP port requires the ability to independently assert PORESET\_B or TRST\_B in order to fully control the processor. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, then the COP reset signals must be merged into these signals with logic.

The arrangement shown in Figure 82 allows the COP port to independently assert PORESET\_B or TRST\_B, while ensuring that the target can drive PORESET\_B as well.

The COP interface has a standard header, shown in Figure 81, for connection to the target system, and is based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header). The connector typically has pin 14 removed as a connector key.

The COP header adds many benefits such as breakpoints, watchpoints, register and memory examination/modification, and other standard debugger features. An inexpensive option can be to leave the COP header unpopulated until needed.

There is no standardized way to number the COP header; so emulator vendors have issued many different pin numbering schemes. Some COP headers are numbered top-to-bottom then left-to-right, while others use left-to-right then top-to-bottom. Still others number the pins counter-clockwise from pin 1 (as with an IC). Regardless of the numbering scheme, the signal placement recommended in Figure 81 is common to all known emulators.

# 4.5.1.1 Termination of unused signals

If the JTAG interface and COP header will not be used, Freescale recommends the following connections:

• TRST\_B should be tied to PORESET\_B through a  $0 \text{ k}\Omega$  isolation resistor so that it is asserted when the system reset signal (PORESET\_B) is asserted, ensuring that the



### пагиware design considerations

JTAG scan chain is initialized during the power-on reset flow. Freescale recommends that the COP header be designed into the system as shown in Figure 82. If this is not possible, the isolation resistor will allow future access to TRST\_B in case a JTAG interface may need to be wired onto the system in future debug situations.

• No pull-up/pull-down is required for TDI, TMS or TDO.



Figure 81. Legacy COP Connector Physical Pinout





#### Notes:

- 1. The COP port and target board should be able to independently assert PORESET\_B and TRST\_B to the processor in order to fully control the processor as shown here.
- 2. Populate this with a 10  $\Omega$  resistor for short-circuit/current-limiting protection.
- 3. The KEY location (pin 14) is not physically present on the COP header.
- 4. Although pin 12 is defined as a no-connect, some debug tools may use pin 12 as an additional GND pin for improved signal integrity.
- 5. This switch is included as a precaution for BSDL testing. The switch should be closed to position A during BSDL testing to avoid accidentally asserting the TRST\_B line. If BSDL testing is not being performed, this switch should be closed to position B.
- 6. Asserting HRESET\_B causes a hard reset on the device
- 7. This is an open-drain output gate.

Figure 82. Legacy JTAG Interface Connection



### 4.5.2 Aurora configuration signals

Correct operation of the Aurora interface requires configuration of a group of system control pins as demonstrated in the figures below. Care must be taken to ensure that these pins are maintained at a valid deasserted state under normal operating conditions as most have asynchronous behavior and spurious assertion will give unpredictable results.

Freescale recommends that the Aurora 34 pin duplex connector be designed into the system as shown in Figure 85 or the 70 pin duplex connector be designed into the system as shown in Figure 86.

If the Aurora interface will not be used, Freescale recommends the legacy COP header be designed into the system as described in .





Figure 83. Aurora 34 pin connector duplex pinout



#### пагиware design considerations



Figure 84. Aurora 70 pin connector duplex pinout





Notes:

- 1. The Aurora port and target board should be able to independently assert PORESET\_B and TRST\_B to the processor in order to fully control the processor as shown here.
- 2. Populate this with a 1  $k\Omega$  resistor for short-circuit/current-limiting protection.
- 3. This switch is included as a precaution for BSDL testing. The switch should be closed to position A during BSDL testing to avoid accidentally asserting the TRST\_B line. If BSDL testing is not being performed, this switch should be closed to position B.
- 4. Asserting HRESET\_B causes a hard reset on the device.
- 5. This is an open-drain output gate.
- 6. REF\_CLK\_P/REF\_CLK\_N and REF\_CLK1\_P/REFCLK1\_N are buffered clocks from the same common source.
- 7. RX1\_P/RX1\_N and TX1\_P/TX1\_N can be left floating at Aurora Header

Figure 85. Aurora 34 pin connector duplex interface connection



#### maruware design considerations



- The Aurora port and target board should be able to independently assert PORESET\_B and TRST\_B to the processor in order to fully control the processor as shown here.
- 2. Populate this with a 1  $k\Omega$  resistor for short-circuit/current-limiting protection.
- 3. This switch is included as a precaution for BSDL testing. The switch should be closed to position A during BSDL testing to avoid accidentally asserting the TRST\_B line. If BSDL testing is not being performed, this switch should be closed to position B.
- 4. Asserting HRESET\_B causes a hard reset on the device
- 5. This is an open-drain output gate.
- 6. REF\_CLK\_P/REF\_CLK\_N and REF\_CLK1\_P/REFCLK1\_N are buffered clocks from the same common source.
- 7. RX1\_P/RX1\_N and TX1\_P/TX1\_N can be left floating at Aurora Header

Figure 86. Aurora 70 pin connector duplex interface connection



## 4.5.3 Guidelines for high-speed interface termination

### 4.5.3.1 SerDes interface entirely unused

If the high-speed SerDes interface is not used at all, the unused pin should be terminated as described in this section.

Note that S1V<sub>DD</sub>, X1V<sub>DD</sub> and AVDD\_SD1\_PLL1 must remain powered.

For AVDD\_SD1\_PLL1, it must be connected to X1V<sub>DD</sub> through a zero ohm resistor (instead of filter circuit shown in Figure 76).

The following pins must be left unconnected:

- SD1\_TX[7:0]\_P
- SD1\_TX[7:0]\_N
- SD1\_IMP\_CAL\_RX
- SD1\_IMP\_CAL\_TX

The following pins must be connected to S1GND:

- SD1\_REF\_CLK1\_P, SD1\_REF\_CLK2\_P
- SD1\_REF\_CLK1\_N, SD1\_REF\_CLK2\_N

It is recommended for the following pins to be connected to S1GND:

- SD1\_RX[7:0]\_P
- SD1\_RX[7:0]\_N

It is possible to disable SerDes module by disabling all PLLs associated with it.

SerDes is disabled as follows:

- SRDS\_PLL\_PD\_S1 = 2'b11 (both PLLs configured as powered down, all data lanes selected by the protocols defined in SRDS\_PRTCL\_S1 associated to the PLLs are powered down as well)
- SRDS\_PLL\_REF\_CLK\_SEL\_S1 = 2'b00
- SRDS\_PRTCL\_S1 = 2 (no other values permitted when both PLLs are powered down

### 4.5.3.2 SerDes interface partly unused

If only part of the high speed SerDes interface pins are used, the remaining high-speed serial I/O pins should be terminated as described in this section.



#### пагиware design considerations

Note that both S1V<sub>DD</sub> and X1V<sub>DD</sub> must remain powered.

If any of the PLLs are un-used, the corresponding AVDD\_SD1\_PLL1 must be connected to X1V<sub>DD</sub> through a zero ohm resistor (instead of filter circuit shown in Figure 76).

The following unused pins must be left unconnected:

- SD1\_TX[7:0]\_P
- SD1\_TX[7:0]\_N

The following unused pins must be connected to S1GND:

• SD1\_REF\_CLK[1:2]\_P, SD1\_REF\_CLK[1:2]\_N (If entire SerDes unused)

It is recommended for the following unused pins to be connected to S1GND:

- SD1\_RX[7:0]\_P
- SD1\_RX[7:0]\_N

In the RCW configuration field SRDS\_PLL\_PD\_S1, the respective bits for each unused PLL must be set to power it down. A module is disabled when both its PLLs are turned off.

Unused lanes must be powered down through the SRDSx Lane m General Control Register 0 (SRDSxLNmGCR0) as follows:

- SRDSxLNmGCR0[RRST] = 0
- SRDSxLNmGCR0[TRST] = 0
- $SRDSxLNmGCR0[RX\_PD] = 1$
- $SRDSxLNmGCR0[TX\_PD] = 1$

Note that in the case where the SerDes pins are connected to slots, it is acceptable to have these pins unterminated when unused.

#### 4.5.4 USB controller connections

This section details the hardware connections required for the USB controllers.

#### 4.5.4.1 USB divider network

This figure shows the required divider network for the VBUS interface for the chip. Additional requirements for the external components are:

• Both resistors require 1% accuracy and a current capability of up to 1 mA. They must both have the same temperature coefficient and accuracy.



- The zener diode must have a value of 5 V-5.25 V.
- The 0.6 V diode requires an  $I_F = 10$  mA,  $I_R < 500$  nA and  $V_{F(Max)} = 0.8$  V. If the USB PHY does not support OTG mode, this diode can be removed from the schematic or made a DNP component.



Figure 87. Divider network at VBUS

### 4.6 Thermal

This table shows the thermal characteristics for the chip. Note that these numbers are based on design estimates and are preliminary.

| Rating                                  | Board                   | Symbol              | Value | Unit | Notes |
|-----------------------------------------|-------------------------|---------------------|-------|------|-------|
| Junction to ambient, natural convection | Single-layer board (1s) | R <sub>⊝JA</sub>    | 28    | °C/W | 1, 2  |
| Junction to ambient, natural convection | Four-layer board (2s2p) | R <sub>OJA</sub>    | 19    | °C/W | 1, 3  |
| Junction to ambient (at 200 ft./min.)   | Single-layer board (1s) | R <sub>OJMA</sub>   | 22    | °C/W | 1, 2  |
| Junction to ambient (at 200 ft./min.)   | Four-layer board (2s2p) | R <sub>OJMA</sub>   | 15    | °C/W | 1, 2  |
| Junction to board                       | -                       | R <sub>OJB</sub>    | 9     | °C/W | 3     |
| Junction to case top                    | -                       | R <sub>OJCtop</sub> | <0.1  | °C/W | 4     |

Table 143. Package thermal characteristics<sup>6</sup>

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per JEDEC JESD51-3 and JESD51-6 with the board (JESD51-9) horizontal.
- 3. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 4. Junction-to-case-top at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer.
- 5. See Thermal management information, for additional details.



#### пагиware design considerations

This table provides the thermal resistance with heat sink in open flow

Table 144. Thermal Resistance with Heat Sink in Open Flow

| Heat Sink with Thermal Grease | Air Flow           | Thermal<br>Resistance(°C/<br>W) |
|-------------------------------|--------------------|---------------------------------|
| 53 x 53 x 25 mm Pin Fin       | Natural Convection | 6.6                             |
|                               | 0.5 m/s            | 3.9                             |
|                               | 1 m/s              | 2.9                             |
|                               | 2 m/s              | 2.5                             |
|                               | 4 m/s              | 2.2                             |
| 35x31x23 mm Pin Fin           | Natural Convection | 8.7                             |
|                               | 0.5 m/s            | 5.0                             |
|                               | 1 m/s              | 4.2                             |
|                               | 2 m/s              | 3.6                             |
|                               | 4 m/s              | 3.1                             |
| 30x30x9.4 mm Pin Fin          | Natural Convection | 12.1                            |
|                               | 0.5 m/s            | 8.2                             |
|                               | 1 m/s              | 6.4                             |
|                               | 2 m/s              | 5.0                             |
|                               | 4 m/s              | 4.1                             |
| 43x41x16.5 mm Pin Fin         | Natural Convection | 8.9                             |
|                               | 0.5 m/s            | 5.4                             |
|                               | 1 m/s              | 4.2                             |
|                               | 2 m/s              | 3.3                             |
|                               | 4 m/s              | 2.7                             |

<sup>1.</sup> Simulations with heat sinks were done with the package mounted on the 2s2p thermal test board. The thermal interface material was a typical thermal grease such as Dow Corning 340 or Wakefield 120 grease.

#### 2. Simulation details:

- Substrate metal thicknesses: 0.015, 0.025 mm
- · Substrate core thickness: 0.4 mm

## 4.7 Recommended thermal model

Information about Flotherm models of the package or thermal data not available in this document can be obtained from your local Freescale sales office.



# 4.8 Temperature diode

The chip has a temperature diode on the microprocessor that can be used in conjunction with other system temperature monitoring devices (such as Analog Devices, ADT7461A). These devices feature series resistance cancellation using 3 current measurements, where up to  $1.5k\Omega$  of resistance can be automatically cancelled from the temperature result, allowing noise filtering and a more accurate reading.

The following are the specifications of the chip's on-board temperature diode:

Operating range: 10 - 230µA

Ideality factor over 13.5 - 220  $\mu$ A; Temperature range 80°C - 105°C: n = 1.004  $\pm$  0.008

# 4.9 Thermal management information

This section provides thermal management information for the flip-chip, plastic-ball, grid array (FC-PBGA) package for air-cooled applications. Proper thermal control design is primarily dependent on the system-level design-the heat sink, airflow, and thermal interface material.

The recommended attachment method to the heat sink is illustrated in Figure 88. The heat sink should be attached to the printed-circuit board with the spring force centered over the die. This spring force should not exceed 15 pounds force (65 Newton).



Figure 88. Package exploded, cross-sectional view-FC-PBGA (no lid)



#### maruware design considerations

The system board designer can choose between several types of heat sinks to place on the device. There are several commercially-available thermal interfaces to choose from in the industry. Ultimately, the final selection of an appropriate heat sink depends on many factors, such as thermal performance at a given air velocity, spatial volume, mass, attachment method, assembly, and cost.

For additional information regarding thermal management of lid-less flip-chip packages, refer to application note AN4871, "Assembly Handling and Thermal Solutions for Lidless Flip Chip Ball Grid Array Packages"

### 4.9.1 Internal package conduction resistance

For the package, the intrinsic internal conduction thermal resistance paths are as follows:

- The die junction-to-case thermal resistance
- The die junction-to-board thermal resistance

This figure depicts the primary heat transfer path for a package with an attached heat sink mounted to a printed-circuit board.





(Note the internal versus external package resistance)

Figure 89. Package with heat sink mounted to a printed-circuit board

The heat sink removes most of the heat from the device. Heat generated on the active side of the chip is conducted through the silicon and through the heat sink attach material (or thermal interface material), and finally to the heat sink. The junction-to-case thermal resistance is low enough that the heat sink attach material and heat sink thermal resistance are the dominant terms.

### 4.9.2 Thermal interface materials

A thermal interface material is required at the package-to-heat sink interface to minimize the thermal contact resistance. The performance of thermal interface materials improves with increasing contact pressure; this performance characteristic chart is generally provided by the thermal interface vendor. The recommended method of mounting heat sinks on the package is by means of a spring clip attachment to the printed-circuit board (see Figure 88).



#### rackage information

The system board designer can choose among several types of commercially-available thermal interface materials.

# 5 Package information

## 5.1 Package parameters for the FC-PBGA

The package parameters are as provided in the following list. The package type is 23 mm x 23 mm, 780 flip-chip, plastic-ball, grid array (FC-PBGA).

- Package outline 23 mm x 23 mm
- Interconnects 780
- Ball Pitch 0.8 mm
- Ball Diameter (typical) 0.45 mm
- Solder Balls 96.5% Sn, 3% Ag, 0.5% Cu
- Module height 1.77 mm (minimum), 1.92 mm (typical), 2.07 mm (maximum)

### 5.2 Mechanical dimensions of the FC-PBGA

This figure shows the mechanical dimensions and bottom surface nomenclature of the chip.





#### NOTES:

- 1. ALL DIMENSIONS IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M- 1994.

 $\stackrel{/}{_{
m 3.}}$  MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM A.

.\DATUM A, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS.

5. PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE.

Figure 90. Mechanical dimensions of the FC-PBGA



# 6 Security fuse processor

This chip implements the QorIQ platform's Trust Architecture, supporting capabilities such as secure boot. Use of the Trust Architecture features is dependent on programming fuses in the Security Fuse Processor (SFP). The details of the Trust Architecture and SFP can be found in the chip reference manual.

To program SFP fuses, the user is required to supply 1.8 V to the PROG\_SFP pin per Power sequencing. PROG\_SFP should only be powered for the duration of the fuse programming cycle, with a per device limit of two fuse programming cycles. All other times PROG\_SFP should be connected to GND. The sequencing requirements for raising and lowering PROG\_SFP are shown in Figure 10. To ensure device reliability, fuse programming must be performed within the recommended fuse programming temperature range per Table 3.

#### **NOTE**

Users not implementing the QorIQ platform's Trust Architecture features should connect PROG\_SFP to GND.

# 7 Ordering information

Contact your local Freescale sales office or regional marketing team for order information.

## 7.1 Part numbering nomenclature

This table provides the Freescale QorIQ platform part numbering nomenclature.



| <b>Table 145.</b> | Part numbering | nomenclature |
|-------------------|----------------|--------------|
|-------------------|----------------|--------------|

| pt or t                                       | n        | nn                                 | n                    | х                                              | t                                                  | е                                               | n                                 | С                                                     | d               | r                                |
|-----------------------------------------------|----------|------------------------------------|----------------------|------------------------------------------------|----------------------------------------------------|-------------------------------------------------|-----------------------------------|-------------------------------------------------------|-----------------|----------------------------------|
| Generation                                    | Platform | Number of virtual cores            | Derivative           | Qual status                                    | Temperature range                                  | Encryption                                      | Package type                      | CPU speed                                             | DDR data rate   | Die revision                     |
| PT = 28nm (Prototype ) T = 28nm (Productio n) | 1        | 04 = 4<br>cores<br>02 = 2<br>cores | 0 = First<br>product | P = Prototype N = Qualified to industrial tier | S =<br>Standard<br>temp<br>X =<br>Extended<br>temp | E = SEC<br>present<br>N = SEC<br>not<br>present | 7 = FC-<br>PBGA<br>C4 Pb-<br>free | M = 1200<br>MHz<br>P = 1400<br>MHz<br>W = 1500<br>MHz | Q= 1600<br>MT/s | A =<br>Rev 1.0<br>B =<br>Rev 1.1 |

# 7.2 Part marking

Parts are marked as in the example shown in this figure.



FC-PBGA

#### Legend:

T1040xtencdr is the orderable part number. ATWLYYWW is the test traceability code. MMMMM is the mask number. CCCCC is the country code. YWWLAZ is the assembly traceability code.

Figure 91. Part marking for FC-PBGA chip



# 8 Revision history

This table summarizes revisions to this document.

Table 146. Revision history

| Revision | Date    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | 06/2015 | <ul> <li>Updated side view substrate thickness to 0.77 reference dimension and overall thickness tolerance to 0.15 in Figure 90</li> <li>Updated "this table" with the table reference name in Spread-spectrum sources</li> <li>Updated Module height parameters in Package parameters for the FC-PBGA</li> <li>Added 1500MHz part information in Part numbering nomenclature</li> <li>Added 1500MHz Core frequency typical, thermal, maximum and low power numbers in Power characteristics</li> <li>Added 1500MHz bin information to Table 131</li> <li>Added 1500MHz core frequency ratios to Table 139</li> </ul> |
| 1        | 03/2015 | <ul> <li>Part marking</li> <li>Updated Figure 91</li> <li>Updated platform activity factor in note 2, 4 and 5 below tables in Power characteristics</li> <li>Updated USB_HVDD, and USB_OVDD power numbers and added power numbers for PROG_SFP and TH_VDD in I/O DC power supply recommendation</li> <li>Added 2.5 V DC electrical characteristic for MII in MII DC electrical characteristics</li> <li>Added Note 10 to PLL supply volatges in Absolute maximum ratings</li> </ul>                                                                                                                                   |
| 0        | 01/2015 | Initial public release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



How to Reach Us:

Home Page:

freescale.com

Web Support: freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein.

Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, and QorlQ are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. CoreNet is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2015 Freescale Semiconductor, Inc.



