# ES\_LPC4350/30/20/10 Rev A

Errata sheet LPC4350, LPC4330, LPC4320, LPC4310 Rev A
Rev. 1.2 — 1 February 2012

Errata sh

**Errata sheet** 

#### **Document information**

| Info     | Content                                                                                                                                                                                                                                      |  |  |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Keywords | LPC4350FET256, LPC4350FET180, LPC4350FBD208, LPC4330FET256, LPC4330FET180, LPC4330FET100, LPC4330FBD144, LPC4320FET100, LPC4320FBD144, LPC4320FBD100, LPC4310FBD144, Rev A errata                                                            |  |  |
| Abstract | This errata sheet describes both the known functional problems and any deviations from the electrical specifications known at the release date of this document.  Each deviation is assigned a number and its history is tracked in a table. |  |  |



ES\_LPC43x0

# Errata sheet LPC4350/30/20/10 Rev A

# **Revision history**

| Rev | Date     | Description      |
|-----|----------|------------------|
| 1.2 | 20120201 | Added OTP.1.     |
| 1.1 | 20120123 | Added ADC.1.     |
| 1   | 20120103 | Initial version. |

# **Contact information**

For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a>

For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>

# 1. Product identification

The LPC4350/30/20/10 devices (hereafter referred to as 'LPC43x0') typically have the following top-side marking:

LPC43x0xxxxxx

XXXXXXX

xxxYYWWxR[x]

The last/second to last letter in the last line (field 'R') will identify the device revision. This Errata Sheet covers the following revisions of the LPC43x0:

Table 1. Device revision table

| Revision identifier (R) | Revision description    |
|-------------------------|-------------------------|
| 'A'                     | Initial device revision |

Field 'YY' states the year the device was manufactured. Field 'WW' states the week the device was manufactured during that year.

# 2. Errata overview

Table 2. Functional problems table

| Functional problems | Short description                                                                   | Revision identifier | Detailed description |
|---------------------|-------------------------------------------------------------------------------------|---------------------|----------------------|
| ADC.1               | A/D Global Data register should not be used with burst mode or hardware triggering. | 'A'                 | Section 3.1          |
| AES.1               | AES decryption is not functional                                                    | 'A'                 | Section 3.2          |
| BOOT.1              | USB1 boot is not functional                                                         | 'A'                 | Section 3.3          |
| MCPWM.1             | MCPWM abort pin not functional                                                      | 'A'                 | Section 3.4          |
| OTP.1               | OTP ROM driver may not program boot source.                                         | 'A'                 | Section 3.5          |
| SPIFI.1             | The ROM driver does not properly re-initialize the external flash device            | 'A'                 | Section 3.6          |
| USB0.1              | USB0 and USB1 VBUS lines are not 5 V tolerant if part is unpowered                  | 'A'                 | Section 3.7          |

Table 3. AC/DC deviations table

| AC/DC deviations | Short description                                                 | Product version(s) | Detailed description |
|------------------|-------------------------------------------------------------------|--------------------|----------------------|
| PWR.1            | Deep sleep and Power-down mode consume more current than expected | 'A'                | Section 4.1          |

## Table 4. Errata notes table

| Errata notes | Short description | Revision identifier | Detailed description |
|--------------|-------------------|---------------------|----------------------|
| n/a          | n/a               | n/a                 | n/a                  |

# 3. Functional problems detail

# 3.1 ADC.1: A/D Global Data register should not be used with burst mode or hardware triggering

#### Introduction:

On the LPC4350/30/20/10, the START field and the BURST bit in the A/D control register specify whether A/D conversions are initiated via software command, in response to some hardware trigger, or continuously in burst ("hardware-scan") mode. Results of the ADC conversions can be read in one of two ways. One is to use the A/D Global Data Register to read all data from the ADC. Another is to use the individual A/D Channel Data Registers.

#### **Problem:**

If the burst mode is enabled (BURST bit set to '1') or if hardware triggering is specified, the A/D conversion results read from the A/D Global Data register could be incorrect. If conversions are only launched directly by software command (BURST bit = '0' and START = '001'), the results read from the A/D Global Data register will be correct provided the previous result is read prior to launching a new conversion.

#### Work-around:

When using either burst mode or hardware triggering, the individual A/D Channel Data registers should be used instead of the A/D Global Data register to read the A/D conversion results.

# 3.2 AES.1: AES decryption is non-functional

## Introduction:

The LPC43x0 contains a hardware-based AES security engine programmable through an on-chip API. This engine implements AES decryption with 128 bit keys.

#### **Problem:**

The hardware-based AES security engine is non-functional at this time.

## Work-around:

We can produce parts with functional AES decryption engines for export to a limited number of countries. There is also an LPC43x0-S version product with fully functional AES encryption and decryption. Please contact sales for more information.

## Errata sheet LPC4350/30/20/10 Rev A

# 3.3 BOOT.1: USB1 boot is not functional

## Introduction:

The internal ROM memory is used to store the boot code of the LPC43x0. After a reset, the ARM processor will start its code execution from this memory. The boot ROM memory includes the following features:

• ...Boot from USB1....

#### **Problem:**

Boot from USB1 is not functional. This does not affect use of USB1 after bootup.

## Work-around:

USB0 can be used to boot the part.

# 3.4 MCPWM.1: MCPWM Abort pin is not functional

## Introduction:

The Motor Control PWM engine is optimized for three-phase AC and DC motor control applications, but can be used in many other applications that need timing, counting, capture, and comparison. The MCPWM contains a global Abort input that can force all of the channels into a passive state and cause an interrupt.

## **Problem:**

The MCPWM Abort input is not functional.

## Work-around:

The MCPWM Abort function can be emulated in software with the use of a non-maskable interrupt combined with an interrupt handler that shuts down the PWM. This will result in a small delay on the order of 50 main clock cycles or about 1/3 of a microsecond at 150 MHz. Alternatively, the State Configurable Timer (SCT) can be configured to implement MCPWM functionality including an Abort input. The SCT can respond to external inputs in one clock cycle.

# 3.5 OTP.1: OTP ROM driver may not program boot source

## Introduction:

The LPC43x0 contains OTP memory which can configure the boot source, as well as a set of routines in ROM to program the boot source into OTP memory.

#### **Problem:**

There is a problem in the OTP boot source programming code in ROM which requires registers to be initialized in order to ensure successful boot source OTP programming.

#### Work-around:

1. Add this function to your program.

```
void OTP_fix(volatile unsigned dummy0,volatile unsigned dummy1,volatile unsigned
dummy2,volatile unsigned dummy3)
{
}
```

2. Call this function before calling otp\_ProgBootSrc.

```
rval = otp_Init();
OTP_fix(0,0,0,0);
rval = otp_ProgBootSrc(OTP_BOOTSRC_SPIFI);
```

This will be fixed in the next boot ROM revision.

# 3.6 SPIFI.1: The ROM driver does not properly re-initialize the external serial flash device

## Introduction:

The SPI Flash Interface (SPIFI) allows low-cost serial flash memories to be connected to the ARM Cortex-M3 processor with little performance penalty compared to parallel flash devices with higher pin count. SPIFI provides a memory-mapped area where the contents of the external serial flash memory appear.

## **Problem:**

The ROM driver does not properly re-initialize the external serial flash device if it is already set up for no opcode mode. This affects use after a hardware reset, software reset, or watchdog timer reset. Booting from SPIFI is also affected.

#### Work-around:

Remove the external QSPI flash from no opcode mode before resetting the CPU. In addition, the driver will initialize the flash device if it is called a second time.

ES LPC43X0 A

# 3.7 USB0.1: USB0 and USB1 VBUS lines are not 5 V tolerant if part is unpowered

#### Introduction:

Universal Serial Bus (USB) is a standard protocol developed to connect several types of devices to each other in order to exchange data or for other purposes. USB hosts include a 5 V power supply for use by connected devices. One use case is for the LPC43x0 to implement a USB-powered USB device.

#### **Problem:**

If USB0 or USB1 is used to implement a USB-powered USB device or OTG product, 5 V would be applied to the VBUS line on the LPC43x0 before the LPC43x0 was powered up. However, the VBUS line on the LPC43x0 5 V tolerant only when VDDIO is present.

## Work-around:

For a simple USB device-only product, an external voltage divider is enough to prevent excess voltage from appearing on the VBUS line when USB is connected to an unpowered board. A schematic of a recommended voltage divider is shown below.



For a USB On-The-Go product, it is important to be able to detect the VBUS level and to charge and discharge VBUS. This requires adding active devices that disconnect the link when VDD is off.



# 4. AC/DC deviations detail

# 4.1 PWR.1: Deep sleep and Power-down modes consume more current than expected

#### Introduction:

The LPC43x0 contains several low-power modes. The PMC implements the control sequences to enable transitioning between different power modes and controls the power state of each peripheral.

## Problem:

A design error results in about 15  $\mu A$  higher current consumption during Deep Sleep and Power Down mode.

#### Work-around:

None.

# 5. Errata notes detail

## 5.1 n/a

#### Errata sheet LPC4350/30/20/10 Rev A

# 6. Legal information

## 6.1 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

## 6.2 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or

malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

## 6.3 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

# Errata sheet LPC4350/30/20/10 Rev A

# 7. Contents

| 1               | Product identification                         | 3  | 7 | Contents11 |
|-----------------|------------------------------------------------|----|---|------------|
| 2               | Errata overview                                | 3  |   |            |
| 3               | Functional problems detail                     | 4  |   |            |
| 3.1             | ADC.1: A/D Global Data register should not be  |    |   |            |
|                 | used with burst mode or hardware triggering    | 4  |   |            |
|                 | Introduction:                                  | .4 |   |            |
|                 | Problem:                                       | .4 |   |            |
|                 | Work-around:                                   |    |   |            |
| 3.2             | AES.1: AES decryption is non-functional        |    |   |            |
|                 | Introduction:                                  |    |   |            |
|                 | Problem:                                       |    |   |            |
| 0.0             | Work-around:                                   |    |   |            |
| 3.3             | BOOT.1: USB1 boot is not functional            |    |   |            |
|                 | Introduction:                                  |    |   |            |
|                 | Work-around:                                   |    |   |            |
| 3.4             | MCPWM.1: MCPWM Abort pin is not functional     | -  |   |            |
| J. <del>T</del> | Introduction:                                  |    |   |            |
|                 | Problem:                                       |    |   |            |
|                 | Work-around:                                   | .6 |   |            |
| 3.5             | OTP.1: OTP ROM driver may not program boot     |    |   |            |
|                 | source                                         | 7  |   |            |
|                 | Introduction:                                  | .7 |   |            |
|                 | Problem:                                       |    |   |            |
|                 | Work-around:                                   | .7 |   |            |
| 3.6             | SPIFI.1: The ROM driver does not properly      | _  |   |            |
|                 | re-initialize the external serial flash device |    |   |            |
|                 | Introduction:                                  |    |   |            |
|                 | Problem:                                       |    |   |            |
| 3.7             | USB0.1: USB0 and USB1 VBUS lines are not 5     |    |   |            |
| 3.1             | tolerant if part is unpowered                  |    |   |            |
|                 | Introduction:                                  |    |   |            |
|                 | Problem:                                       |    |   |            |
|                 | Work-around:                                   |    |   |            |
| 4               | AC/DC deviations detail                        | 9  |   |            |
| 4.1             | PWR.1: Deep sleep and Power-down modes         |    |   |            |
|                 | consume more current than expected             | 9  |   |            |
|                 | Introduction:                                  |    |   |            |
|                 | Problem:                                       | .9 |   |            |
|                 | Work-around:                                   | .9 |   |            |
| 5               | Errata notes detail                            | 9  |   |            |
| 5.1             | n/a                                            |    |   |            |
| 6               | Legal information                              |    |   |            |
| 6.1             | Definitions                                    |    |   |            |
| 6.2             | Disclaimers                                    | -  |   |            |
| 63              | Trademarks                                     | 10 |   |            |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.